Experimental modules on integrated circuit design using tanner for 0.18um CMOS process

The development in integrated circuit fabrication demands smaller transistors in order to fit more inside thus leading to faster circuits. Previous technology such as 0.5um, and 0.25um are going to be replaced by 0.18um technology in order to keep up with technology. This paper aims to create an env...

Full description

Saved in:
Bibliographic Details
Main Authors: Amis, Paul Anthony M., Endaya, Renard Ryan, Sy, Terence Mervin M.
Format: text
Language:English
Published: Animo Repository 2014
Subjects:
Online Access:https://animorepository.dlsu.edu.ph/etd_bachelors/11461
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: De La Salle University
Language: English
id oai:animorepository.dlsu.edu.ph:etd_bachelors-12106
record_format eprints
spelling oai:animorepository.dlsu.edu.ph:etd_bachelors-121062022-03-11T01:20:33Z Experimental modules on integrated circuit design using tanner for 0.18um CMOS process Amis, Paul Anthony M. Endaya, Renard Ryan Sy, Terence Mervin M. The development in integrated circuit fabrication demands smaller transistors in order to fit more inside thus leading to faster circuits. Previous technology such as 0.5um, and 0.25um are going to be replaced by 0.18um technology in order to keep up with technology. This paper aims to create an environment for 0.18um in Tanner EDA tools and produce experiment manuals for students to learn the basics of integrated circuit fabrication. We have used the Taiwan Semiconductor (TSMC) 0.18um design rules and imported them into Tanner EDA tools. Experiment manuals tackles on topics such as layout using L-Edit, simulation with T-Spice, creation of digital and analog circuits, Layout vs. Schematic, and creation of bonding pads. We have verified that the environment is indeed correct by importing a 0.18um op-amp circuit from Synopsys into our created 0.18um environment. All the layers were imported and the circuit has passed our DRC with no errors. Moreover, we have successfully created experiment manuals for 2-stage op amp, master slave d flip flop, 2 bit counter, NAND, parameter extraction, NOR, pass transistor, bonding pads, resistors, capacitors, and inverters in 0.18um technology. The experiments are designed to teach the students the design flow for integrated circuits fabrication. 2014-01-01T08:00:00Z text https://animorepository.dlsu.edu.ph/etd_bachelors/11461 Bachelor's Theses English Animo Repository Integrated circuits--Design and construction Engineering
institution De La Salle University
building De La Salle University Library
continent Asia
country Philippines
Philippines
content_provider De La Salle University Library
collection DLSU Institutional Repository
language English
topic Integrated circuits--Design and construction
Engineering
spellingShingle Integrated circuits--Design and construction
Engineering
Amis, Paul Anthony M.
Endaya, Renard Ryan
Sy, Terence Mervin M.
Experimental modules on integrated circuit design using tanner for 0.18um CMOS process
description The development in integrated circuit fabrication demands smaller transistors in order to fit more inside thus leading to faster circuits. Previous technology such as 0.5um, and 0.25um are going to be replaced by 0.18um technology in order to keep up with technology. This paper aims to create an environment for 0.18um in Tanner EDA tools and produce experiment manuals for students to learn the basics of integrated circuit fabrication. We have used the Taiwan Semiconductor (TSMC) 0.18um design rules and imported them into Tanner EDA tools. Experiment manuals tackles on topics such as layout using L-Edit, simulation with T-Spice, creation of digital and analog circuits, Layout vs. Schematic, and creation of bonding pads. We have verified that the environment is indeed correct by importing a 0.18um op-amp circuit from Synopsys into our created 0.18um environment. All the layers were imported and the circuit has passed our DRC with no errors. Moreover, we have successfully created experiment manuals for 2-stage op amp, master slave d flip flop, 2 bit counter, NAND, parameter extraction, NOR, pass transistor, bonding pads, resistors, capacitors, and inverters in 0.18um technology. The experiments are designed to teach the students the design flow for integrated circuits fabrication.
format text
author Amis, Paul Anthony M.
Endaya, Renard Ryan
Sy, Terence Mervin M.
author_facet Amis, Paul Anthony M.
Endaya, Renard Ryan
Sy, Terence Mervin M.
author_sort Amis, Paul Anthony M.
title Experimental modules on integrated circuit design using tanner for 0.18um CMOS process
title_short Experimental modules on integrated circuit design using tanner for 0.18um CMOS process
title_full Experimental modules on integrated circuit design using tanner for 0.18um CMOS process
title_fullStr Experimental modules on integrated circuit design using tanner for 0.18um CMOS process
title_full_unstemmed Experimental modules on integrated circuit design using tanner for 0.18um CMOS process
title_sort experimental modules on integrated circuit design using tanner for 0.18um cmos process
publisher Animo Repository
publishDate 2014
url https://animorepository.dlsu.edu.ph/etd_bachelors/11461
_version_ 1772834985065054208