Design and characterization of low loss 50 picoseconds delay line on SOI platform
We design and experimentally demonstrate 50 picoseconds (ps) low loss delay line on 300 nm SOI platform. The delay line unit consists of straight rib waveguide and strip bend section linked by a transition taper waveguide. Low propagation loss of ~0.1 dB/cm is achieved on the straight rib waveguide....
Saved in:
Main Authors: | , , , , , , |
---|---|
Other Authors: | |
Format: | Article |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/101191 http://hdl.handle.net/10220/18290 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-101191 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-1011912020-03-07T13:57:26Z Design and characterization of low loss 50 picoseconds delay line on SOI platform Xiao, Zhe Luo, Xianshu Liow, Tsung-Yang Lim, Peng Huei Prabhathan, Patinharekandy Zhang, Jing Luan, Feng School of Electrical and Electronic Engineering Research Techno Plaza DRNTU::Engineering::Electrical and electronic engineering::Optics, optoelectronics, photonics We design and experimentally demonstrate 50 picoseconds (ps) low loss delay line on 300 nm SOI platform. The delay line unit consists of straight rib waveguide and strip bend section linked by a transition taper waveguide. Low propagation loss of ~0.1 dB/cm is achieved on the straight rib waveguide. With taking into account both low loss and desirable delay, a complete design and characterization process for passive delay line is presented. Our measurement results show that about 0.7 dB excess loss is achievable for 50 ps delay. The loss can be further reduced by adjusting the layout parameters. ASTAR (Agency for Sci., Tech. and Research, S’pore) 2013-12-17T09:09:48Z 2019-12-06T20:35:01Z 2013-12-17T09:09:48Z 2019-12-06T20:35:01Z 2013 2013 Journal Article Xiao, Z., Luo, X., Liow, T.-Y., Lim, P. H., Prabhathan, P., Zhang, J., et al. (2013). Design and characterization of low loss 50 picoseconds delay line on SOI platform. Optics express, 21(18), 21285-21292. 1094-4087 https://hdl.handle.net/10356/101191 http://hdl.handle.net/10220/18290 10.1364/OE.21.021285 en Optics express © 2013 Optical Society of America. |
institution |
Nanyang Technological University |
building |
NTU Library |
country |
Singapore |
collection |
DR-NTU |
language |
English |
topic |
DRNTU::Engineering::Electrical and electronic engineering::Optics, optoelectronics, photonics |
spellingShingle |
DRNTU::Engineering::Electrical and electronic engineering::Optics, optoelectronics, photonics Xiao, Zhe Luo, Xianshu Liow, Tsung-Yang Lim, Peng Huei Prabhathan, Patinharekandy Zhang, Jing Luan, Feng Design and characterization of low loss 50 picoseconds delay line on SOI platform |
description |
We design and experimentally demonstrate 50 picoseconds (ps) low loss delay line on 300 nm SOI platform. The delay line unit consists of straight rib waveguide and strip bend section linked by a transition taper waveguide. Low propagation loss of ~0.1 dB/cm is achieved on the straight rib waveguide. With taking into account both low loss and desirable delay, a complete design and characterization process for passive delay line is presented. Our measurement results show that about 0.7 dB excess loss is achievable for 50 ps delay. The loss can be further reduced by adjusting the layout parameters. |
author2 |
School of Electrical and Electronic Engineering |
author_facet |
School of Electrical and Electronic Engineering Xiao, Zhe Luo, Xianshu Liow, Tsung-Yang Lim, Peng Huei Prabhathan, Patinharekandy Zhang, Jing Luan, Feng |
format |
Article |
author |
Xiao, Zhe Luo, Xianshu Liow, Tsung-Yang Lim, Peng Huei Prabhathan, Patinharekandy Zhang, Jing Luan, Feng |
author_sort |
Xiao, Zhe |
title |
Design and characterization of low loss 50 picoseconds delay line on SOI platform |
title_short |
Design and characterization of low loss 50 picoseconds delay line on SOI platform |
title_full |
Design and characterization of low loss 50 picoseconds delay line on SOI platform |
title_fullStr |
Design and characterization of low loss 50 picoseconds delay line on SOI platform |
title_full_unstemmed |
Design and characterization of low loss 50 picoseconds delay line on SOI platform |
title_sort |
design and characterization of low loss 50 picoseconds delay line on soi platform |
publishDate |
2013 |
url |
https://hdl.handle.net/10356/101191 http://hdl.handle.net/10220/18290 |
_version_ |
1681041705400270848 |