Design of simultaneous bi-directional transceivers utilizing capacitive coupling for 3DICs in face-to-face configuration

Capacitive-coupling-based simultaneously bi-directional transceivers for chip-to-chip communication in three-dimensional integrated circuits are presented. By employing a 4-level signaling strategy with a novel cascaded capacitor configuration, the proposed transceivers can transmit and receive data...

Full description

Saved in:
Bibliographic Details
Main Authors: Aung, Myat Thu Linn, Lim, Eric, Yoshikawa, Takefumi, Kim, Tony Tae-Hyoung
Other Authors: School of Electrical and Electronic Engineering
Format: Article
Language:English
Published: 2013
Subjects:
Online Access:https://hdl.handle.net/10356/102585
http://hdl.handle.net/10220/16384
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-102585
record_format dspace
spelling sg-ntu-dr.10356-1025852020-03-07T14:00:34Z Design of simultaneous bi-directional transceivers utilizing capacitive coupling for 3DICs in face-to-face configuration Aung, Myat Thu Linn Lim, Eric Yoshikawa, Takefumi Kim, Tony Tae-Hyoung School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering Capacitive-coupling-based simultaneously bi-directional transceivers for chip-to-chip communication in three-dimensional integrated circuits are presented. By employing a 4-level signaling strategy with a novel cascaded capacitor configuration, the proposed transceivers can transmit and receive data simultaneously through a single inter-chip coupling capacitor, and effectively improve the throughput per interconnect. In this work, the proposed cascaded capacitor structure and its signaling strategy are discussed in details and circuit solutions for transceivers are presented. A parasitic shielding technique is employed in the electrode design to improve signal swings without area overheads. A 16μm×20μm electrode provides the voltage margin as large as 195 mV at 1.2 V supply (verified by post-layout simulation) for signal sensing and recovery. The proposed transceivers are designed in a commercial 65-nm complementary metal-oxide-semiconductor technology. 2013-10-10T05:15:14Z 2019-12-06T20:57:13Z 2013-10-10T05:15:14Z 2019-12-06T20:57:13Z 2012 2012 Journal Article Aung, M. T. L., Lim, E., Yoshikawa, T., & Kim, T. T. H. (2012). Design of simultaneous bi-directional transceivers utilizing capacitive coupling for 3DICs in face-to-face configuration. IEEE journal on emerging and selected topics in circuits and systems, 2(2), 257-265. https://hdl.handle.net/10356/102585 http://hdl.handle.net/10220/16384 10.1109/JETCAS.2012.2193839 en IEEE journal on emerging and selected topics in circuits and systems
institution Nanyang Technological University
building NTU Library
country Singapore
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering
spellingShingle DRNTU::Engineering::Electrical and electronic engineering
Aung, Myat Thu Linn
Lim, Eric
Yoshikawa, Takefumi
Kim, Tony Tae-Hyoung
Design of simultaneous bi-directional transceivers utilizing capacitive coupling for 3DICs in face-to-face configuration
description Capacitive-coupling-based simultaneously bi-directional transceivers for chip-to-chip communication in three-dimensional integrated circuits are presented. By employing a 4-level signaling strategy with a novel cascaded capacitor configuration, the proposed transceivers can transmit and receive data simultaneously through a single inter-chip coupling capacitor, and effectively improve the throughput per interconnect. In this work, the proposed cascaded capacitor structure and its signaling strategy are discussed in details and circuit solutions for transceivers are presented. A parasitic shielding technique is employed in the electrode design to improve signal swings without area overheads. A 16μm×20μm electrode provides the voltage margin as large as 195 mV at 1.2 V supply (verified by post-layout simulation) for signal sensing and recovery. The proposed transceivers are designed in a commercial 65-nm complementary metal-oxide-semiconductor technology.
author2 School of Electrical and Electronic Engineering
author_facet School of Electrical and Electronic Engineering
Aung, Myat Thu Linn
Lim, Eric
Yoshikawa, Takefumi
Kim, Tony Tae-Hyoung
format Article
author Aung, Myat Thu Linn
Lim, Eric
Yoshikawa, Takefumi
Kim, Tony Tae-Hyoung
author_sort Aung, Myat Thu Linn
title Design of simultaneous bi-directional transceivers utilizing capacitive coupling for 3DICs in face-to-face configuration
title_short Design of simultaneous bi-directional transceivers utilizing capacitive coupling for 3DICs in face-to-face configuration
title_full Design of simultaneous bi-directional transceivers utilizing capacitive coupling for 3DICs in face-to-face configuration
title_fullStr Design of simultaneous bi-directional transceivers utilizing capacitive coupling for 3DICs in face-to-face configuration
title_full_unstemmed Design of simultaneous bi-directional transceivers utilizing capacitive coupling for 3DICs in face-to-face configuration
title_sort design of simultaneous bi-directional transceivers utilizing capacitive coupling for 3dics in face-to-face configuration
publishDate 2013
url https://hdl.handle.net/10356/102585
http://hdl.handle.net/10220/16384
_version_ 1681037727215124480