Design of a rail-to-rail input-output analog buffer with high PSRR

This project presents the design of an analog buffer in 0.18µm CMOS technology. The buffer has the capability to source and sink 100mA load current, and to handle rail to rail input and output voltage swings. The design is implemented with the architecture of a folded cascode operational amplifie...

Full description

Saved in:
Bibliographic Details
Main Author: Liu, Ziming
Other Authors: Siek Liter
Format: Final Year Project
Language:English
Published: Nanyang Technological University 2020
Subjects:
Online Access:https://hdl.handle.net/10356/140275
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-140275
record_format dspace
spelling sg-ntu-dr.10356-1402752023-07-07T18:47:42Z Design of a rail-to-rail input-output analog buffer with high PSRR Liu, Ziming Siek Liter School of Electrical and Electronic Engineering ELSIEK@e.ntu.edu.sg Engineering::Electrical and electronic engineering::Integrated circuits This project presents the design of an analog buffer in 0.18µm CMOS technology. The buffer has the capability to source and sink 100mA load current, and to handle rail to rail input and output voltage swings. The design is implemented with the architecture of a folded cascode operational amplifier with complementary input pairs and Class AB output stage controlled by translinear loops. It can work down from 1.8V to 1.5V in power supply, providing a common mode voltage of half V DD . At the minimum 1.5V supply, the design achieved a 87.8 dB open loop gain with 75.2 degrees phase margin, 60 MHz GBW. The buffer can achieve a signal voltage swing from 50mV to 1.45V, with a total harmonic distortion of -56 dB, and an input-referred noise of about 539 nV/√ at 1kHz, while loaded with a 150pF capacitor and a resistive load with 100mA current. This buffer can be applied as a signal buffer for 8Ω loudspeaker. Bachelor of Engineering (Electrical and Electronic Engineering) 2020-05-27T11:47:39Z 2020-05-27T11:47:39Z 2020 Final Year Project (FYP) https://hdl.handle.net/10356/140275 en A2165-191 application/pdf Nanyang Technological University
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic Engineering::Electrical and electronic engineering::Integrated circuits
spellingShingle Engineering::Electrical and electronic engineering::Integrated circuits
Liu, Ziming
Design of a rail-to-rail input-output analog buffer with high PSRR
description This project presents the design of an analog buffer in 0.18µm CMOS technology. The buffer has the capability to source and sink 100mA load current, and to handle rail to rail input and output voltage swings. The design is implemented with the architecture of a folded cascode operational amplifier with complementary input pairs and Class AB output stage controlled by translinear loops. It can work down from 1.8V to 1.5V in power supply, providing a common mode voltage of half V DD . At the minimum 1.5V supply, the design achieved a 87.8 dB open loop gain with 75.2 degrees phase margin, 60 MHz GBW. The buffer can achieve a signal voltage swing from 50mV to 1.45V, with a total harmonic distortion of -56 dB, and an input-referred noise of about 539 nV/√ at 1kHz, while loaded with a 150pF capacitor and a resistive load with 100mA current. This buffer can be applied as a signal buffer for 8Ω loudspeaker.
author2 Siek Liter
author_facet Siek Liter
Liu, Ziming
format Final Year Project
author Liu, Ziming
author_sort Liu, Ziming
title Design of a rail-to-rail input-output analog buffer with high PSRR
title_short Design of a rail-to-rail input-output analog buffer with high PSRR
title_full Design of a rail-to-rail input-output analog buffer with high PSRR
title_fullStr Design of a rail-to-rail input-output analog buffer with high PSRR
title_full_unstemmed Design of a rail-to-rail input-output analog buffer with high PSRR
title_sort design of a rail-to-rail input-output analog buffer with high psrr
publisher Nanyang Technological University
publishDate 2020
url https://hdl.handle.net/10356/140275
_version_ 1772827011340828672