An area-efficient 128-channel spike sorting processor for real-time neural recording with 0.175 μ W/channel in 65-nm CMOS

This paper presents a power- and area-efficient spike sorting processor (SSP) for real-time neural recordings. The proposed SSP includes novel detection, feature extraction, and improved K-means algorithms for better clustering accuracy, online clustering performance, and lower power and smaller are...

全面介紹

Saved in:
書目詳細資料
Main Authors: Do, Anh Tuan, Seyed Mohammad Ali Zeinolabedin, Jeon, Dongsuk, Sylvester, Dennis, Kim, Tony Tae-Hyoung
其他作者: School of Electrical and Electronic Engineering
格式: Article
語言:English
出版: 2020
主題:
在線閱讀:https://hdl.handle.net/10356/142509
標簽: 添加標簽
沒有標簽, 成為第一個標記此記錄!