An area-efficient 128-channel spike sorting processor for real-time neural recording with 0.175 μ W/channel in 65-nm CMOS
This paper presents a power- and area-efficient spike sorting processor (SSP) for real-time neural recordings. The proposed SSP includes novel detection, feature extraction, and improved K-means algorithms for better clustering accuracy, online clustering performance, and lower power and smaller are...
Saved in:
Main Authors: | Do, Anh Tuan, Seyed Mohammad Ali Zeinolabedin, Jeon, Dongsuk, Sylvester, Dennis, Kim, Tony Tae-Hyoung |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2020
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/142509 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Design of 128-Bit asynchronous-logic AES processor
by: Chua, Elton Yi Wei
Published: (2019) -
Ultra-low power signal processor for biomedical applications
by: Seyed Mohammad Ali Zeinolabedin
Published: (2017) -
Analysis of improved side-channel attack on AES-128 with masking
by: Tee, Yee Yang
Published: (2020) -
Analysis of improved side channel attack on AES-128 with masking
by: Tan, Ri Zheng
Published: (2019) -
Design of a hybrid neural spike detection algorithm for implantable integrated brain circuits
by: Zeinolabedin, Seyed Mohammad Ali, et al.
Published: (2016)