Design and simulation of CMOS-based ternary logic arithmetic circuits

With the progression of information technology, there has been a burgeoning demand for processing voluminous quantities of data. In the contemporary era of information and data, the traditional binary logic system has become increasingly insufficient in coping with the vast quantities of data genera...

Full description

Saved in:
Bibliographic Details
Main Author: Gao, Shuo
Other Authors: Tay Beng Kang
Format: Final Year Project
Language:English
Published: Nanyang Technological University 2023
Subjects:
Online Access:https://hdl.handle.net/10356/168004
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-168004
record_format dspace
spelling sg-ntu-dr.10356-1680042023-07-07T15:49:53Z Design and simulation of CMOS-based ternary logic arithmetic circuits Gao, Shuo Tay Beng Kang EBKTAY@ntu.edu.sg Engineering::Electrical and electronic engineering::Integrated circuits With the progression of information technology, there has been a burgeoning demand for processing voluminous quantities of data. In the contemporary era of information and data, the traditional binary logic system has become increasingly insufficient in coping with the vast quantities of data generated incessantly. Thus, ternary systems has garnered considerable interest due to the mounting challenges associated with binary CMOS system design and the need to meet the demands of contemporary end-users . In this project, we designed an array of ternary inverters and various algorithmic gates. Following the successful design phase, we proceeded to assess critical performance metrics, such as power consumption, propagation delay, and Power-Delay Product (PDP). Finally, we designed a layout of a ternary inverter. Bachelor of Engineering (Electrical and Electronic Engineering) 2023-06-06T06:20:16Z 2023-06-06T06:20:16Z 2023 Final Year Project (FYP) Gao, S. (2023). Design and simulation of CMOS-based ternary logic arithmetic circuits. Final Year Project (FYP), Nanyang Technological University, Singapore. https://hdl.handle.net/10356/168004 https://hdl.handle.net/10356/168004 en W2398-22 application/pdf Nanyang Technological University
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic Engineering::Electrical and electronic engineering::Integrated circuits
spellingShingle Engineering::Electrical and electronic engineering::Integrated circuits
Gao, Shuo
Design and simulation of CMOS-based ternary logic arithmetic circuits
description With the progression of information technology, there has been a burgeoning demand for processing voluminous quantities of data. In the contemporary era of information and data, the traditional binary logic system has become increasingly insufficient in coping with the vast quantities of data generated incessantly. Thus, ternary systems has garnered considerable interest due to the mounting challenges associated with binary CMOS system design and the need to meet the demands of contemporary end-users . In this project, we designed an array of ternary inverters and various algorithmic gates. Following the successful design phase, we proceeded to assess critical performance metrics, such as power consumption, propagation delay, and Power-Delay Product (PDP). Finally, we designed a layout of a ternary inverter.
author2 Tay Beng Kang
author_facet Tay Beng Kang
Gao, Shuo
format Final Year Project
author Gao, Shuo
author_sort Gao, Shuo
title Design and simulation of CMOS-based ternary logic arithmetic circuits
title_short Design and simulation of CMOS-based ternary logic arithmetic circuits
title_full Design and simulation of CMOS-based ternary logic arithmetic circuits
title_fullStr Design and simulation of CMOS-based ternary logic arithmetic circuits
title_full_unstemmed Design and simulation of CMOS-based ternary logic arithmetic circuits
title_sort design and simulation of cmos-based ternary logic arithmetic circuits
publisher Nanyang Technological University
publishDate 2023
url https://hdl.handle.net/10356/168004
_version_ 1772827771626586112