Si nanowire based NVM : SONOS fabrication & characterization

A gate-all-around (GAA) non-volatile memory (NVM) SONOS fabricated on a vertical Si nanowire using CMOS compatible technology. Si vertical nanowires with height of 800nm and diameter as small as 20nm were explored. Without advanced lithography technology, the surrounding gate length can be controlle...

全面介紹

Saved in:
書目詳細資料
主要作者: Chen, Mincong.
其他作者: Yu Hongyu
格式: Final Year Project
語言:English
出版: 2009
主題:
在線閱讀:http://hdl.handle.net/10356/17073
標簽: 添加標簽
沒有標簽, 成為第一個標記此記錄!
實物特徵
總結:A gate-all-around (GAA) non-volatile memory (NVM) SONOS fabricated on a vertical Si nanowire using CMOS compatible technology. Si vertical nanowires with height of 800nm and diameter as small as 20nm were explored. Without advanced lithography technology, the surrounding gate length can be controlled easily by etch back of sacrificial oxide. In this work, only gate length of 200nm was used. With the un-optimized SONOS gate stack, it was found that devices with 50nm vertical nanowire as the channel exhibited well-behaved memory characteristics, in terms of the P/E window, retention, and endurance properties. Nanowires with diameter smaller than 50nm tend to fall off during processes due to the high aspect ratio. Devices with nanowire diameter larger than 50nm showed large off-state current. The vertical Si nanowire based SONOS is promising for future multilevel memory structures 3-dimensionally, which will be an excellent candidate for low power and high density application.