Low power logic-in-memory circuit design

This paper presents an analysis of power dissipation between conventional 6T SRAM memory arrays and SRAM memory arrays employing power reduction techniques. This study aims to assess the power efficiency of these power reduction techniques, which is crucial for low power applications in modern elect...

Full description

Saved in:
Bibliographic Details
Main Author: Loe, Matthew Kit Wai
Other Authors: Kim Tae Hyoung
Format: Final Year Project
Language:English
Published: Nanyang Technological University 2024
Subjects:
Online Access:https://hdl.handle.net/10356/176851
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
Description
Summary:This paper presents an analysis of power dissipation between conventional 6T SRAM memory arrays and SRAM memory arrays employing power reduction techniques. This study aims to assess the power efficiency of these power reduction techniques, which is crucial for low power applications in modern electronic devices. The 6T SRAM memory array made up of conventional 6T SRAM memory cells would be used as a baseline for comparison against other power optimized memory arrays. In conjunction with the power efficiency, varying supply voltage and temperature will be utilized to provide a more comprehensive set of data. The results show that these power reduction techniques is effective in better optimizing power. The research will involve tools such as Cadence Virtuoso and TSMC 65nm CMOS process technology.