Hardware accelerator for feature matching with binary search tree
Feature matching is an essential step for autonomous robot to localize itself during navigation. However, it is often difficult to achieve the matching in real-time due to limited on-board computing resources. We present an FPGA implementation for stream-processing based feature matching called Bina...
Saved in:
Main Authors: | Thathsara, Miyuru, Lam, Siew-Kei, Kawshan, Damith, Piyasena, Duvindu |
---|---|
Other Authors: | College of Computing and Data Science |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2024
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/179622 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
PARALLEL GRAPH PROCESSING ACCELERATORS ON FPGAS
by: CHEN XINYU
Published: (2022) -
Edge accelerator for lifelong deep learning using streaming linear discriminant analysis
by: Piyasena, Duvindu, et al.
Published: (2024) -
Lowering dynamic power of a stream-based CNN hardware accelerator
by: Piyasena, Duvindu, et al.
Published: (2021) -
Hardware acceleration for non-linear layers of transformer networks on RISC-V CPU
by: Seenivasagan Haresh
Published: (2024) -
DNN model theft through trojan side-channel on edge FPGA accelerator
by: Chandrasekar, Srivatsan, et al.
Published: (2024)