Hardware accelerator for feature matching with binary search tree
Feature matching is an essential step for autonomous robot to localize itself during navigation. However, it is often difficult to achieve the matching in real-time due to limited on-board computing resources. We present an FPGA implementation for stream-processing based feature matching called Bina...
Saved in:
Main Authors: | Thathsara, Miyuru, Lam, Siew-Kei, Kawshan, Damith, Piyasena, Duvindu |
---|---|
Other Authors: | College of Computing and Data Science |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2024
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/179622 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Edge accelerator for lifelong deep learning using streaming linear discriminant analysis
by: Piyasena, Duvindu, et al.
Published: (2024) -
Lowering dynamic power of a stream-based CNN hardware accelerator
by: Piyasena, Duvindu, et al.
Published: (2021) -
PARALLEL GRAPH PROCESSING ACCELERATORS ON FPGAS
by: CHEN XINYU
Published: (2022) -
Accurate and scalable cross-architecture cross-OS binary code search with emulation
by: Xue, Yinxing, et al.
Published: (2020) -
Efficient Algorithms for the Gene Tree-Species Tree Reconciliation Problem
by: ZHENG YU
Published: (2014)