2.5D and 3D I/O designs for energy-efficient memory-logic integration towards thousand-core on-chip

In the past few decades, the design of computers has been primarily driven by improving performance with faster clock frequency of single-core processor using transistor scaling. The transistor scaling towards high performance of fast clock frequency is, however, stuck recently due to the constraint...

Full description

Saved in:
Bibliographic Details
Main Author: Sai Manoj Pudukotai Dinakarrao
Other Authors: Yu Hao
Format: Theses and Dissertations
Language:English
Published: 2015
Subjects:
Online Access:https://hdl.handle.net/10356/65486
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-65486
record_format dspace
spelling sg-ntu-dr.10356-654862023-07-04T17:22:21Z 2.5D and 3D I/O designs for energy-efficient memory-logic integration towards thousand-core on-chip Sai Manoj Pudukotai Dinakarrao Yu Hao School of Electrical and Electronic Engineering DRNTU::Engineering::Computer science and engineering::Hardware::Input/output and data communications In the past few decades, the design of computers has been primarily driven by improving performance with faster clock frequency of single-core processor using transistor scaling. The transistor scaling towards high performance of fast clock frequency is, however, stuck recently due to the constraint of power density (or thermal reliability). By exploiting parallelism, multi-core processor based design of computers has emerged to scale up performance of throughput under power budget. As such, the scaling paradigm has changed to integrate as many processor cores as possible on one single chip. In the traditional 2D based memory-logic integration, the scalability of many-core integration is limited by the communication between the cores and memory to access via I/O interconnections, which pose stringent requirements for high utilization efficiency of both bandwidth and power.In order to explore the fundamental challenges of I/O interconnections by 3D TSVs and 2.5D TSIs for many-core integration, in this thesis, we have studied various design aspects starting from device level modeling to system level management with the works done on modeling, circuit design, system design with power and bandwidth management as the main focus. DOCTOR OF PHILOSOPHY (EEE) 2015-10-09T02:20:49Z 2015-10-09T02:20:49Z 2015 2015 Thesis Sai Manoj Pudukotai Dinakarrao. (2015). 2.5D and 3D I/O designs for energy-efficient memory-logic integration towards thousand-core on-chip. Doctoral thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/65486 10.32657/10356/65486 en 190 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Computer science and engineering::Hardware::Input/output and data communications
spellingShingle DRNTU::Engineering::Computer science and engineering::Hardware::Input/output and data communications
Sai Manoj Pudukotai Dinakarrao
2.5D and 3D I/O designs for energy-efficient memory-logic integration towards thousand-core on-chip
description In the past few decades, the design of computers has been primarily driven by improving performance with faster clock frequency of single-core processor using transistor scaling. The transistor scaling towards high performance of fast clock frequency is, however, stuck recently due to the constraint of power density (or thermal reliability). By exploiting parallelism, multi-core processor based design of computers has emerged to scale up performance of throughput under power budget. As such, the scaling paradigm has changed to integrate as many processor cores as possible on one single chip. In the traditional 2D based memory-logic integration, the scalability of many-core integration is limited by the communication between the cores and memory to access via I/O interconnections, which pose stringent requirements for high utilization efficiency of both bandwidth and power.In order to explore the fundamental challenges of I/O interconnections by 3D TSVs and 2.5D TSIs for many-core integration, in this thesis, we have studied various design aspects starting from device level modeling to system level management with the works done on modeling, circuit design, system design with power and bandwidth management as the main focus.
author2 Yu Hao
author_facet Yu Hao
Sai Manoj Pudukotai Dinakarrao
format Theses and Dissertations
author Sai Manoj Pudukotai Dinakarrao
author_sort Sai Manoj Pudukotai Dinakarrao
title 2.5D and 3D I/O designs for energy-efficient memory-logic integration towards thousand-core on-chip
title_short 2.5D and 3D I/O designs for energy-efficient memory-logic integration towards thousand-core on-chip
title_full 2.5D and 3D I/O designs for energy-efficient memory-logic integration towards thousand-core on-chip
title_fullStr 2.5D and 3D I/O designs for energy-efficient memory-logic integration towards thousand-core on-chip
title_full_unstemmed 2.5D and 3D I/O designs for energy-efficient memory-logic integration towards thousand-core on-chip
title_sort 2.5d and 3d i/o designs for energy-efficient memory-logic integration towards thousand-core on-chip
publishDate 2015
url https://hdl.handle.net/10356/65486
_version_ 1772825350497107968