2.5D and 3D I/O designs for energy-efficient memory-logic integration towards thousand-core on-chip
In the past few decades, the design of computers has been primarily driven by improving performance with faster clock frequency of single-core processor using transistor scaling. The transistor scaling towards high performance of fast clock frequency is, however, stuck recently due to the constraint...
Saved in:
Main Author: | Sai Manoj Pudukotai Dinakarrao |
---|---|
Other Authors: | Yu Hao |
Format: | Theses and Dissertations |
Language: | English |
Published: |
2015
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/65486 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Cyber-physical management for heterogeneously integrated 3D thousand-core on-chip microprocessor
by: P. D., Sai Manoj, et al.
Published: (2013) -
Brain wave control game
by: Chen, Xiaochuan
Published: (2020) -
Designing a data capture module for Texas instruments's mmWave radar sensors
by: Ong, Justin Wei Xuan
Published: (2022) -
Security analysis of contactless cards
by: Loh, Sheng Long
Published: (2014) -
Joint decision-making and power allocation for one-bit feedback sensor communications
by: Zhang, Xiao Juan., et al.
Published: (2013)