Power and area efficient clock stretching and critical path reshaping for error resilience
Energy efficient semiconductor chips are in high demand to cater the needs of today’s smart products. Advanced technology nodes insert high design margins to deal with rising variations at the cost of power, area and performance. Existing run time resilience techniques are not cost effective due to...
Saved in:
Main Authors: | Jayakrishnan, Mini, Chang, Alan, Kim, Tony Tae-Hyoung |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2019
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/79534 http://hdl.handle.net/10220/49055 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Opportunistic design margining for area and power efficient processor pipelines in real time applications
by: Jayakrishnan, Mini, et al.
Published: (2018) -
The Better-Than-Average Effect in Hong Kong and the United States: The Role of Personal Trait Importance and Cultural Trait Importance
by: Tam, K.-P., et al.
Published: (2016) -
Microarchitecture modeling for timing analysis of embedded software
by: LI XIANFENG
Published: (2010) -
Timing analysis of embedded software for speculative processors
by: Mitra, T., et al.
Published: (2013) -
Chronos: A timing analyzer for embedded software
by: Li, X., et al.
Published: (2013)