A single-VDD half-clock-tolerant fine-grained dynamic voltage scaling pipeline
We propose a novel dynamic voltage scaling (DVS) pipeline with three significant attributes. First, it features a finegrained DVS which innately attempts to power most of the circuits therein at low voltages, and when the speed is beneath the requirement, to scale up the voltage. Second, it supports...
Saved in:
Main Authors: | Zhou, Rong, Chong, Kwen-Siong, Lin, Tong, Gwee, Bah Hwee, Chang, Joseph Sylvester |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2016
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/82870 http://hdl.handle.net/10220/40367 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
High Performance Low Overhead Template-based Cell-Interleave Pipeline (TCIP) for Asynchronous-Logic QDI Circuits
by: Ho, Weng-Geng, et al.
Published: (2016) -
Fine-grained and controllably redactable blockchain with harmful data forced removal
by: HOU, Huiying, et al.
Published: (2021) -
NEURAL FINE-GRAINED SENTIMENT ANALYSIS WITH UNSUPERVISED AND TRANSFER LEARNING APPROACHES
by: HE RUIDAN
Published: (2020) -
Design of a low-power dual-rail asynchronous 8051 microcontroller
by: XUE CHAO
Published: (2011) -
Design and implementation of Asynchronous SRAM
by: CHENG XIANG
Published: (2010)