A high speed open source controller for FPGA Partial Reconfiguration

Partial Reconfiguration (PR) is an advanced technique, which improves the flexibility of FPGAs by allowing portions of a design to be reconfigured at runtime by overwriting parts of the configuration memory. PR is an important enabler for implementing adaptive systems. However, the design of such sy...

Full description

Saved in:
Bibliographic Details
Main Authors: Vipin, Kizheppatt., Fahmy, Suhaib A.
Other Authors: School of Computer Engineering
Format: Conference or Workshop Item
Language:English
Published: 2013
Subjects:
Online Access:https://hdl.handle.net/10356/84312
http://hdl.handle.net/10220/16259
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-84312
record_format dspace
spelling sg-ntu-dr.10356-843122020-05-28T07:17:52Z A high speed open source controller for FPGA Partial Reconfiguration Vipin, Kizheppatt. Fahmy, Suhaib A. School of Computer Engineering International Conference on Field-Programmable Technology (2012 : Seoul, Korea) DRNTU::Engineering::Computer science and engineering Partial Reconfiguration (PR) is an advanced technique, which improves the flexibility of FPGAs by allowing portions of a design to be reconfigured at runtime by overwriting parts of the configuration memory. PR is an important enabler for implementing adaptive systems. However, the design of such systems can be challenging, and this is especially true of the configuration controller. The generally supported methods and IP have low throughput, resulting in long configuration time that precludes PR from systems where this operation needs to be fast. In this paper, we present a high-speed configuration controller that provides several features useful in adaptive systems. The design has been released for use by the wider research community. 2013-10-04T04:28:38Z 2019-12-06T15:42:34Z 2013-10-04T04:28:38Z 2019-12-06T15:42:34Z 2012 2012 Conference Paper Vipin, K., & Fahmy, S. A. (2012). A high speed open source controller for FPGA Partial Reconfiguration. 2012 International Conference on Field-Programmable Technology (FPT), pp.61-66. https://hdl.handle.net/10356/84312 http://hdl.handle.net/10220/16259 10.1109/FPT.2012.6412113 en
institution Nanyang Technological University
building NTU Library
country Singapore
collection DR-NTU
language English
topic DRNTU::Engineering::Computer science and engineering
spellingShingle DRNTU::Engineering::Computer science and engineering
Vipin, Kizheppatt.
Fahmy, Suhaib A.
A high speed open source controller for FPGA Partial Reconfiguration
description Partial Reconfiguration (PR) is an advanced technique, which improves the flexibility of FPGAs by allowing portions of a design to be reconfigured at runtime by overwriting parts of the configuration memory. PR is an important enabler for implementing adaptive systems. However, the design of such systems can be challenging, and this is especially true of the configuration controller. The generally supported methods and IP have low throughput, resulting in long configuration time that precludes PR from systems where this operation needs to be fast. In this paper, we present a high-speed configuration controller that provides several features useful in adaptive systems. The design has been released for use by the wider research community.
author2 School of Computer Engineering
author_facet School of Computer Engineering
Vipin, Kizheppatt.
Fahmy, Suhaib A.
format Conference or Workshop Item
author Vipin, Kizheppatt.
Fahmy, Suhaib A.
author_sort Vipin, Kizheppatt.
title A high speed open source controller for FPGA Partial Reconfiguration
title_short A high speed open source controller for FPGA Partial Reconfiguration
title_full A high speed open source controller for FPGA Partial Reconfiguration
title_fullStr A high speed open source controller for FPGA Partial Reconfiguration
title_full_unstemmed A high speed open source controller for FPGA Partial Reconfiguration
title_sort high speed open source controller for fpga partial reconfiguration
publishDate 2013
url https://hdl.handle.net/10356/84312
http://hdl.handle.net/10220/16259
_version_ 1681056192840859648