Analysis and design of power efficient class D amplifier output stages
A Class D amplifier comprises a pulse width modulator and an output stage. In this paper, we analyze the power dissipation mechanisms and derive the overall power efficiency of the output stage realized using the finger and waffle layouts.We compare the relative merits of these layout...
Saved in:
Main Authors: | , , , |
---|---|
Other Authors: | |
Format: | Article |
Language: | English |
Published: |
2009
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/91597 http://hdl.handle.net/10220/4661 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-91597 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-915972020-03-07T14:02:41Z Analysis and design of power efficient class D amplifier output stages Chang, Joseph Sylvester Tan, Meng Tong Cheng, Zhihong Tong, Yit Chow School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering A Class D amplifier comprises a pulse width modulator and an output stage. In this paper, we analyze the power dissipation mechanisms and derive the overall power efficiency of the output stage realized using the finger and waffle layouts.We compare the relative merits of these layouts. We propose two design methodologies to determine the aspect ratios of the transistors in the output stage for optimum power efficiency (optimum for a given fabrication process, supply voltage and load resistance): 1) optimization to a single modulation index point and 2) optimization to a range of modulation indexes. For the design of an output stage with optimum power efficiency (and small IC area), we recommend optimization to a range of modulation indexes and a layout realized by the waffle structure. The theoretical analysis and derivations are verified on the basis of computer simulations and measurements on fabricated prototype IC’s. Published version 2009-06-23T05:52:54Z 2019-12-06T18:08:37Z 2009-06-23T05:52:54Z 2019-12-06T18:08:37Z 2000 2000 Journal Article Chang, J. S., Tan, M. T., Cheng, Z., & Tong, Y. C. (2000). Analysis and design of power efficient class D amplifier output stages. IEEE Transactions on Circuits and System-I: Fundamental Theory and Applications, 47(6), 897-902. 1057-7122 https://hdl.handle.net/10356/91597 http://hdl.handle.net/10220/4661 10.1109/81.852942 en IEEE transactions on circuits and system-I : fundamental theory and applications © 2000 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder. http://www.ieee.org/portal/site. 6 p. application/pdf |
institution |
Nanyang Technological University |
building |
NTU Library |
country |
Singapore |
collection |
DR-NTU |
language |
English |
topic |
DRNTU::Engineering::Electrical and electronic engineering |
spellingShingle |
DRNTU::Engineering::Electrical and electronic engineering Chang, Joseph Sylvester Tan, Meng Tong Cheng, Zhihong Tong, Yit Chow Analysis and design of power efficient class D amplifier output stages |
description |
A Class D amplifier comprises a pulse width modulator and an output stage. In this paper, we analyze the power dissipation mechanisms and derive the overall power efficiency of the output stage realized using the finger and waffle layouts.We compare the relative merits of these
layouts. We propose two design methodologies to determine the aspect ratios of the transistors in the output stage for optimum power efficiency (optimum
for a given fabrication process, supply voltage and load resistance): 1) optimization to a single modulation index point and 2) optimization to a range of modulation indexes. For the design of an output stage with optimum
power efficiency (and small IC area), we recommend optimization to a range of modulation indexes and a layout realized by the waffle structure.
The theoretical analysis and derivations are verified on the basis of computer simulations and measurements on fabricated prototype IC’s. |
author2 |
School of Electrical and Electronic Engineering |
author_facet |
School of Electrical and Electronic Engineering Chang, Joseph Sylvester Tan, Meng Tong Cheng, Zhihong Tong, Yit Chow |
format |
Article |
author |
Chang, Joseph Sylvester Tan, Meng Tong Cheng, Zhihong Tong, Yit Chow |
author_sort |
Chang, Joseph Sylvester |
title |
Analysis and design of power efficient class D amplifier output stages |
title_short |
Analysis and design of power efficient class D amplifier output stages |
title_full |
Analysis and design of power efficient class D amplifier output stages |
title_fullStr |
Analysis and design of power efficient class D amplifier output stages |
title_full_unstemmed |
Analysis and design of power efficient class D amplifier output stages |
title_sort |
analysis and design of power efficient class d amplifier output stages |
publishDate |
2009 |
url |
https://hdl.handle.net/10356/91597 http://hdl.handle.net/10220/4661 |
_version_ |
1681045216483606528 |