Fully symmetrical monolithic transformer (true 1:1) for silicon RFIC

A novel on-chip transformer configuration that gives an identical inductor pair, a higher individual coil self-resonant frequency (SRF), and excellent area efficiency are presented. This technique involves the unique way of inter-crossing the transformer’s primary and secondary coils u...

Full description

Saved in:
Bibliographic Details
Main Authors: Lim, Chee Chong, Yeo, Kiat Seng, Chew, Kok Wai Johnny, Cabuk, Alper, Gu, Jiang Min, Lim, Suh Fei, Boon, Chirn Chye, Do, Manh Anh
Other Authors: School of Electrical and Electronic Engineering
Format: Article
Language:English
Published: 2010
Subjects:
Online Access:https://hdl.handle.net/10356/92986
http://hdl.handle.net/10220/6261
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-92986
record_format dspace
spelling sg-ntu-dr.10356-929862020-03-07T13:57:23Z Fully symmetrical monolithic transformer (true 1:1) for silicon RFIC Lim, Chee Chong Yeo, Kiat Seng Chew, Kok Wai Johnny Cabuk, Alper Gu, Jiang Min Lim, Suh Fei Boon, Chirn Chye Do, Manh Anh School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering A novel on-chip transformer configuration that gives an identical inductor pair, a higher individual coil self-resonant frequency (SRF), and excellent area efficiency are presented. This technique involves the unique way of inter-crossing the transformer’s primary and secondary coils using multiple metallization layers. Truly symmetrical transformer configuration (100%) is demonstrated using minimum die size. Thus, a true 1 : 1 transformer has been realized on silicon. The effects of the parasitic within the transformer are represented by an equivalent-circuit model. Accurate semiempirical expressions describing the circuit components are provided based on the various layout parameters. Of all the transformer structures presented, the two designs occupying the minimum silicon area by a factor of > 2x have been selected for performance evaluation of the SRF, coupling coefficient, input impedance, quality factor, and inductance. The transmission line transformer mode has also been studied to examine the designs’ performance in the differential mode. The second proposed design reported in this paper, with enhancements in S21 and k performance, is created by adding a unique routing technique onto the first proposed structure. The method presented is fully compatible with the standard foundry CMOS processes. The silicon data reported in this study are based on Chartered Semiconductor Manufacturing’s 0.13-µm RF CMOS technology node. Published version 2010-05-05T04:58:56Z 2019-12-06T18:31:59Z 2010-05-05T04:58:56Z 2019-12-06T18:31:59Z 2008 2008 Journal Article Lim, C. C., Yeo, K. S., Chew, K. W. J., Cabuk, A., Gu, J. M., Lim, S. F., Boon, C. C., Do, M. A. (2008) Fully Symmetrical Monolithic Transformer (True 1 : 1) for Silicon RFIC. IEEE Transactions on Microwave Theory and Techniques. 56(10), 2301-2311. 0018-9480 https://hdl.handle.net/10356/92986 http://hdl.handle.net/10220/6261 10.1109/TMTT.2008.2003531 en IEEE transactions on microwave theory and techniques © 2008 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder. http://www.ieee.org/portal/site This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder. 11 p. application/pdf
institution Nanyang Technological University
building NTU Library
country Singapore
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering
spellingShingle DRNTU::Engineering::Electrical and electronic engineering
Lim, Chee Chong
Yeo, Kiat Seng
Chew, Kok Wai Johnny
Cabuk, Alper
Gu, Jiang Min
Lim, Suh Fei
Boon, Chirn Chye
Do, Manh Anh
Fully symmetrical monolithic transformer (true 1:1) for silicon RFIC
description A novel on-chip transformer configuration that gives an identical inductor pair, a higher individual coil self-resonant frequency (SRF), and excellent area efficiency are presented. This technique involves the unique way of inter-crossing the transformer’s primary and secondary coils using multiple metallization layers. Truly symmetrical transformer configuration (100%) is demonstrated using minimum die size. Thus, a true 1 : 1 transformer has been realized on silicon. The effects of the parasitic within the transformer are represented by an equivalent-circuit model. Accurate semiempirical expressions describing the circuit components are provided based on the various layout parameters. Of all the transformer structures presented, the two designs occupying the minimum silicon area by a factor of > 2x have been selected for performance evaluation of the SRF, coupling coefficient, input impedance, quality factor, and inductance. The transmission line transformer mode has also been studied to examine the designs’ performance in the differential mode. The second proposed design reported in this paper, with enhancements in S21 and k performance, is created by adding a unique routing technique onto the first proposed structure. The method presented is fully compatible with the standard foundry CMOS processes. The silicon data reported in this study are based on Chartered Semiconductor Manufacturing’s 0.13-µm RF CMOS technology node.
author2 School of Electrical and Electronic Engineering
author_facet School of Electrical and Electronic Engineering
Lim, Chee Chong
Yeo, Kiat Seng
Chew, Kok Wai Johnny
Cabuk, Alper
Gu, Jiang Min
Lim, Suh Fei
Boon, Chirn Chye
Do, Manh Anh
format Article
author Lim, Chee Chong
Yeo, Kiat Seng
Chew, Kok Wai Johnny
Cabuk, Alper
Gu, Jiang Min
Lim, Suh Fei
Boon, Chirn Chye
Do, Manh Anh
author_sort Lim, Chee Chong
title Fully symmetrical monolithic transformer (true 1:1) for silicon RFIC
title_short Fully symmetrical monolithic transformer (true 1:1) for silicon RFIC
title_full Fully symmetrical monolithic transformer (true 1:1) for silicon RFIC
title_fullStr Fully symmetrical monolithic transformer (true 1:1) for silicon RFIC
title_full_unstemmed Fully symmetrical monolithic transformer (true 1:1) for silicon RFIC
title_sort fully symmetrical monolithic transformer (true 1:1) for silicon rfic
publishDate 2010
url https://hdl.handle.net/10356/92986
http://hdl.handle.net/10220/6261
_version_ 1681039779030892544