An efficient soft error protection scheme for MPSoC and FPGA-based verification
As transistor density continues to increase with the advent of nanotechnology, reliability issues raised by more frequently appeared soft errors are becoming critical tasks for future embedded multiprocessor systems design. State-of-the-art techniques for soft error protections targeting multiproces...
Saved in:
Main Authors: | , , |
---|---|
Other Authors: | |
Format: | Article |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/98394 http://hdl.handle.net/10220/12463 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-98394 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-983942020-05-28T07:17:35Z An efficient soft error protection scheme for MPSoC and FPGA-based verification Liu, Weichen Zhang, Wei Mao, Fubing School of Computer Engineering International Conference on Anti-Counterfeiting, Security and Identification (2012 : Taipei, Taiwan) DRNTU::Engineering::Computer science and engineering As transistor density continues to increase with the advent of nanotechnology, reliability issues raised by more frequently appeared soft errors are becoming critical tasks for future embedded multiprocessor systems design. State-of-the-art techniques for soft error protections targeting multiprocessor systems involve either high chip cost and area overhead or much performance degradation and energy consumption, and do not fulfill the increasing requirement of high performance and reliability. In this paper, we present a hardware-software collaborated approach to efficiently manage application execution and overcome reliability threats for Multiprocessor Systems-on-Chip (MPSoC). A hardware-based on-chip sensor network is built for soft error detection, and a software-based recovery mechanism is applied for soft error correction. This strategy only introduces trivial overhead on hardware design and much lower overhead on software control and execution, and hence performance degradation and energy consumption are greatly reduced. The hardware sensor design is verified via FPGA-based implementations, which proves the feasibility of the proposed approach. A SystemC-based cycle-accurate simulator is built to further verify the effectiveness of our technique by comparing with related techniques on several real-world applications. 2013-07-29T06:40:15Z 2019-12-06T19:54:46Z 2013-07-29T06:40:15Z 2019-12-06T19:54:46Z 2012 2012 Journal Article Liu, W., Zhang, W., & Mao, F. (2012). Proceedings of the International Conference on Anti-Counterfeiting, Security and Identification, ASID. https://hdl.handle.net/10356/98394 http://hdl.handle.net/10220/12463 10.1109/ICASID.2012.6325306 en Proceedings of the international conference on Anti-counterfeiting, Security and Identification, ASID © 2012 IEEE. |
institution |
Nanyang Technological University |
building |
NTU Library |
country |
Singapore |
collection |
DR-NTU |
language |
English |
topic |
DRNTU::Engineering::Computer science and engineering |
spellingShingle |
DRNTU::Engineering::Computer science and engineering Liu, Weichen Zhang, Wei Mao, Fubing An efficient soft error protection scheme for MPSoC and FPGA-based verification |
description |
As transistor density continues to increase with the advent of nanotechnology, reliability issues raised by more frequently appeared soft errors are becoming critical tasks for future embedded multiprocessor systems design. State-of-the-art techniques for soft error protections targeting multiprocessor systems involve either high chip cost and area overhead or much performance degradation and energy consumption, and do not fulfill the increasing requirement of high performance and reliability. In this paper, we present a hardware-software collaborated approach to efficiently manage application execution and overcome reliability threats for Multiprocessor Systems-on-Chip (MPSoC). A hardware-based on-chip sensor network is built for soft error detection, and a software-based recovery mechanism is applied for soft error correction. This strategy only introduces trivial overhead on hardware design and much lower overhead on software control and execution, and hence performance degradation and energy consumption are greatly reduced. The hardware sensor design is verified via FPGA-based implementations, which proves the feasibility of the proposed approach. A SystemC-based cycle-accurate simulator is built to further verify the effectiveness of our technique by comparing with related techniques on several real-world applications. |
author2 |
School of Computer Engineering |
author_facet |
School of Computer Engineering Liu, Weichen Zhang, Wei Mao, Fubing |
format |
Article |
author |
Liu, Weichen Zhang, Wei Mao, Fubing |
author_sort |
Liu, Weichen |
title |
An efficient soft error protection scheme for MPSoC and FPGA-based verification |
title_short |
An efficient soft error protection scheme for MPSoC and FPGA-based verification |
title_full |
An efficient soft error protection scheme for MPSoC and FPGA-based verification |
title_fullStr |
An efficient soft error protection scheme for MPSoC and FPGA-based verification |
title_full_unstemmed |
An efficient soft error protection scheme for MPSoC and FPGA-based verification |
title_sort |
efficient soft error protection scheme for mpsoc and fpga-based verification |
publishDate |
2013 |
url |
https://hdl.handle.net/10356/98394 http://hdl.handle.net/10220/12463 |
_version_ |
1681059667832209408 |