An area-efficient shuffling scheme for AES implementation on FPGA

10.1109/ISCAS.2013.6572405

Saved in:
Bibliographic Details
Main Authors: Wang, Y., Ha, Y.
Other Authors: ELECTRICAL & COMPUTER ENGINEERING
Format: Conference or Workshop Item
Published: 2014
Online Access:http://scholarbank.nus.edu.sg/handle/10635/69285
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: National University of Singapore
Description
Summary:10.1109/ISCAS.2013.6572405