Design and implementation of a 1 volt low dropout voltage regulator on a 0.180um CMOS process driving a clock circuit load
The main purpose of this research is to design a low dropout voltage regulator (LDO) on 0.18um CMOS process with a maximum dropout of 500mV at a maximum load current of 500uA current. The specifications of this block are based on its application to regulate the clock circuit of a smart wire chip, wh...
Saved in:
Main Authors: | Lim, Jacqueline Maye S., Maranan, Jian Ramark G., So, Austin G. |
---|---|
Format: | text |
Language: | English |
Published: |
Animo Repository
2013
|
Subjects: | |
Online Access: | https://animorepository.dlsu.edu.ph/etd_bachelors/11534 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | De La Salle University |
Language: | English |
Similar Items
-
Full-custom design and characterization of a phase locked loop - DLS565 using 0.5um CMOS technology
by: Atendido, Kenneth Martin C., et al.
Published: (2014) -
Design and characterization of fully integrated low frequency, low voltage 0.25μm CMOS clock generator circuit
by: Konwat, John Clifford, et al.
Published: (2015) -
The design of a CMOS only low-power low-voltage low-dropout voltage regulator (LDO) with an embedded voltage reference
by: Xie, Xinzhe
Published: (2024) -
Analog realization of a low-voltage two-order selectable fractional-order differentiator in a 0.35um CMOS technology
by: Abulencia, Geoffrey L., et al.
Published: (2016) -
A CMOS PSR enhancer with 87.3 mV PVT-insensitive dropout voltage for sensor circuits
by: Zhang, Jianyu, et al.
Published: (2022)