Simulation and FPGA-based implementation of iterative parallel schedulers for optical interconnection networks

High-performance interconnection networks are required for inter-board, intra-board, and on-chip data communication. With the growth of data communication, the requirements for high bandwidth density, high scalability, low latency, and low power consumption are becoming more stringent, making optica...

Full description

Saved in:
Bibliographic Details
Main Authors: Cerutti, Isabella, Corvera, Jan Alain, Dumlao, Samuel Matthew, Reyes, Rosula SJ, Castoldi, Piero, Andriolli, Nicola
Format: text
Published: Archīum Ateneo 2017
Subjects:
Online Access:https://archium.ateneo.edu/ecce-faculty-pubs/4
https://ieeexplore.ieee.org/document/7901448
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Ateneo De Manila University
id ph-ateneo-arc.ecce-faculty-pubs-1003
record_format eprints
spelling ph-ateneo-arc.ecce-faculty-pubs-10032020-03-18T07:05:50Z Simulation and FPGA-based implementation of iterative parallel schedulers for optical interconnection networks Cerutti, Isabella Corvera, Jan Alain Dumlao, Samuel Matthew Reyes, Rosula SJ Castoldi, Piero Andriolli, Nicola High-performance interconnection networks are required for inter-board, intra-board, and on-chip data communication. With the growth of data communication, the requirements for high bandwidth density, high scalability, low latency, and low power consumption are becoming more stringent, making optical solutions appealing. Such requirements should be achieved not only by the hardware architecture but also by the electronic scheduler that is in charge of deciding the packet transmissions and controlling the optical devices. In particular, low-latency schedulers are of paramount importance-especially for optical interconnection networks whose switching capabilities may be constrained by the optical domain. This paper focuses on the hardware implementation and optimization of a scheduler suitable for optical interconnection networks. Parallel, iterative scheduling algorithms are considered for high computational efficiency. More specifically, an iterative parallel implementation of the longestqueue- first algorithm (ipLQF) is proposed and compared to the well-known iSLIP algorithm. Hardware optimization is carried out to improve their implementation efficiency. Although ipLQF achieves better network performance in terms of packet latency, the hardware implementation indicates that iSLIP stands for execution time and resource utilization in commercial field programmable gate array boards. 2017-04-01T07:00:00Z text https://archium.ateneo.edu/ecce-faculty-pubs/4 https://ieeexplore.ieee.org/document/7901448 Electronics, Computer, and Communications Engineering Faculty Publications Archīum Ateneo Hardware programming Interconnection network Optical interconnects Packet switching Scheduling Electrical and Computer Engineering
institution Ateneo De Manila University
building Ateneo De Manila University Library
continent Asia
country Philippines
Philippines
content_provider Ateneo De Manila University Library
collection archium.Ateneo Institutional Repository
topic Hardware programming
Interconnection network
Optical interconnects
Packet switching
Scheduling
Electrical and Computer Engineering
spellingShingle Hardware programming
Interconnection network
Optical interconnects
Packet switching
Scheduling
Electrical and Computer Engineering
Cerutti, Isabella
Corvera, Jan Alain
Dumlao, Samuel Matthew
Reyes, Rosula SJ
Castoldi, Piero
Andriolli, Nicola
Simulation and FPGA-based implementation of iterative parallel schedulers for optical interconnection networks
description High-performance interconnection networks are required for inter-board, intra-board, and on-chip data communication. With the growth of data communication, the requirements for high bandwidth density, high scalability, low latency, and low power consumption are becoming more stringent, making optical solutions appealing. Such requirements should be achieved not only by the hardware architecture but also by the electronic scheduler that is in charge of deciding the packet transmissions and controlling the optical devices. In particular, low-latency schedulers are of paramount importance-especially for optical interconnection networks whose switching capabilities may be constrained by the optical domain. This paper focuses on the hardware implementation and optimization of a scheduler suitable for optical interconnection networks. Parallel, iterative scheduling algorithms are considered for high computational efficiency. More specifically, an iterative parallel implementation of the longestqueue- first algorithm (ipLQF) is proposed and compared to the well-known iSLIP algorithm. Hardware optimization is carried out to improve their implementation efficiency. Although ipLQF achieves better network performance in terms of packet latency, the hardware implementation indicates that iSLIP stands for execution time and resource utilization in commercial field programmable gate array boards.
format text
author Cerutti, Isabella
Corvera, Jan Alain
Dumlao, Samuel Matthew
Reyes, Rosula SJ
Castoldi, Piero
Andriolli, Nicola
author_facet Cerutti, Isabella
Corvera, Jan Alain
Dumlao, Samuel Matthew
Reyes, Rosula SJ
Castoldi, Piero
Andriolli, Nicola
author_sort Cerutti, Isabella
title Simulation and FPGA-based implementation of iterative parallel schedulers for optical interconnection networks
title_short Simulation and FPGA-based implementation of iterative parallel schedulers for optical interconnection networks
title_full Simulation and FPGA-based implementation of iterative parallel schedulers for optical interconnection networks
title_fullStr Simulation and FPGA-based implementation of iterative parallel schedulers for optical interconnection networks
title_full_unstemmed Simulation and FPGA-based implementation of iterative parallel schedulers for optical interconnection networks
title_sort simulation and fpga-based implementation of iterative parallel schedulers for optical interconnection networks
publisher Archīum Ateneo
publishDate 2017
url https://archium.ateneo.edu/ecce-faculty-pubs/4
https://ieeexplore.ieee.org/document/7901448
_version_ 1728621355368185856