Energy-delay efficient asynchronous-logic 16×16-bit pipelined multiplier based on Sense Amplifier-Based Pass Transistor Logic
We describe an asynchronous-logic (async) 16×16-bit pipelined multiplier based on our proposed Sense Amplifier-Based Pass Transistor Logic (SAPTL) with emphases on high energy-delay efficiency. The multiplier is targeted for an async multi-core System-On-Chip (SOC). This attribute is achieved by sim...
Saved in:
Main Authors: | Ho, Weng-Geng, Chong, Kwen-Siong, Lin, Tong, Gwee, Bah Hwee, Chang, Joseph Sylvester |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/106112 http://hdl.handle.net/10220/17932 http://dx.doi.org/10.1109/ISCAS.2012.6272073 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Energy-efficient synchronous-logic and asynchronous-logic FFT/IFFT processors
by: Chong, Kwen-Siong, et al.
Published: (2009) -
A low-power 16×16-b parallel multiplier utilizing pass-transistor logic
by: Law, C. F., et al.
Published: (2009) -
Asynchronous-logic QDI quad-rail sense-amplifier half-buffer approach for NoC router design
by: Ho, Weng-Geng, et al.
Published: (2019) -
Synchronous-logic and globally-asynchronous-locally-synchronous (GALS) acoustic digital signal processors
by: Chong, Kwen-Siong, et al.
Published: (2013) -
An ultra-low power asynchronous-logic in-situ self-adaptive VDD system for wireless sensor networks
by: Lin, Tong, et al.
Published: (2013)