Energy-efficient data-aware SRAM design utilizing column-based data encoding
This brief presents an ultra-low power SRAM utilizing a column-based data encoding scheme for power reduction. The proposed scheme is particularly beneficial in applications like bio-signal and image processing where neighboring data have similar values. The proposed technique generates write data t...
Saved in:
Main Authors: | , , |
---|---|
Other Authors: | |
Format: | Article |
Language: | English |
Published: |
2022
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/155307 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-155307 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-1553072022-03-17T08:19:29Z Energy-efficient data-aware SRAM design utilizing column-based data encoding Do, Anh Tuan Seyed Mohammad Ali Zeinolabedin Kim, Tony Tae-Hyoung School of Electrical and Electronic Engineering Engineering::Electrical and electronic engineering Ultra-Low Power Data-Aware This brief presents an ultra-low power SRAM utilizing a column-based data encoding scheme for power reduction. The proposed scheme is particularly beneficial in applications like bio-signal and image processing where neighboring data have similar values. The proposed technique generates write data through bit-wise comparison, which leads to a larger number of '0s'. To utilize this, a data-aware bitline pre-charge scheme is proposed to minimize the write power for '0'. In addition, a PVT-tracking bias generator compensates for the read bitline leakage to improve the sensing margin. A 32Kb SRAM in 65nm CMOS technology shows successful operation down to 0.36 V with the power of 0.37 $\mu \text{W}$ and the maximum frequency of 0.25 MHz. The minimum energy is 0.3 pJ/access at 0.5 V. 2022-03-17T08:19:28Z 2022-03-17T08:19:28Z 2019 Journal Article Do, A. T., Seyed Mohammad Ali Zeinolabedin & Kim, T. T. (2019). Energy-efficient data-aware SRAM design utilizing column-based data encoding. IEEE Transactions On Circuits and Systems II: Express Briefs, 67(10), 2154-2158. https://dx.doi.org/10.1109/TCSII.2019.2958668 1549-7747 https://hdl.handle.net/10356/155307 10.1109/TCSII.2019.2958668 2-s2.0-85092082294 10 67 2154 2158 en IEEE Transactions on Circuits and Systems II: Express Briefs © 2019 IEEE. All rights reserved. |
institution |
Nanyang Technological University |
building |
NTU Library |
continent |
Asia |
country |
Singapore Singapore |
content_provider |
NTU Library |
collection |
DR-NTU |
language |
English |
topic |
Engineering::Electrical and electronic engineering Ultra-Low Power Data-Aware |
spellingShingle |
Engineering::Electrical and electronic engineering Ultra-Low Power Data-Aware Do, Anh Tuan Seyed Mohammad Ali Zeinolabedin Kim, Tony Tae-Hyoung Energy-efficient data-aware SRAM design utilizing column-based data encoding |
description |
This brief presents an ultra-low power SRAM utilizing a column-based data encoding scheme for power reduction. The proposed scheme is particularly beneficial in applications like bio-signal and image processing where neighboring data have similar values. The proposed technique generates write data through bit-wise comparison, which leads to a larger number of '0s'. To utilize this, a data-aware bitline pre-charge scheme is proposed to minimize the write power for '0'. In addition, a PVT-tracking bias generator compensates for the read bitline leakage to improve the sensing margin. A 32Kb SRAM in 65nm CMOS technology shows successful operation down to 0.36 V with the power of 0.37 $\mu \text{W}$ and the maximum frequency of 0.25 MHz. The minimum energy is 0.3 pJ/access at 0.5 V. |
author2 |
School of Electrical and Electronic Engineering |
author_facet |
School of Electrical and Electronic Engineering Do, Anh Tuan Seyed Mohammad Ali Zeinolabedin Kim, Tony Tae-Hyoung |
format |
Article |
author |
Do, Anh Tuan Seyed Mohammad Ali Zeinolabedin Kim, Tony Tae-Hyoung |
author_sort |
Do, Anh Tuan |
title |
Energy-efficient data-aware SRAM design utilizing column-based data encoding |
title_short |
Energy-efficient data-aware SRAM design utilizing column-based data encoding |
title_full |
Energy-efficient data-aware SRAM design utilizing column-based data encoding |
title_fullStr |
Energy-efficient data-aware SRAM design utilizing column-based data encoding |
title_full_unstemmed |
Energy-efficient data-aware SRAM design utilizing column-based data encoding |
title_sort |
energy-efficient data-aware sram design utilizing column-based data encoding |
publishDate |
2022 |
url |
https://hdl.handle.net/10356/155307 |
_version_ |
1728433399727652864 |