Design of a low noise low voltage preamplifier

A low noise low voltage preamplifier is designed in this project. Using a 0.18 μm CMOS technology, a two-stage CMOS folded cascode operational amplifier with class AB output buffer is designed utilizing Cadence Custom IC Design Tool. The preamplifier is biased by a constant-transconductance bias cir...

Full description

Saved in:
Bibliographic Details
Main Author: Yeoh, Kuan Seong.
Other Authors: Siek Liter
Format: Final Year Project
Language:English
Published: 2009
Subjects:
Online Access:http://hdl.handle.net/10356/15705
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
Description
Summary:A low noise low voltage preamplifier is designed in this project. Using a 0.18 μm CMOS technology, a two-stage CMOS folded cascode operational amplifier with class AB output buffer is designed utilizing Cadence Custom IC Design Tool. The preamplifier is biased by a constant-transconductance bias circuit having wide-swing cascode current mirrors, which is to ensure that the preamplifier always work in saturation region. Lead compensation technique is introduced in circuit design in order to produce wider gain bandwidth and achieve stability at unity bandwidth. Ultimately, a preamplifier with high slew rate, high PSRR, high CMRR and low input referred noise level is created. Possessing a high gain of 76.53dB, gain bandwidth of 15.4MHz and phase margin of 75º, the designed preamplifier is proved to be capable in driving a load of 1k resistor in parallel with 1pF capacitor at a supply voltage of 1.8V.