The effective verification method for analog and digital PLL

With the increasing complexity and integration of SOCs, more and more analog blocks are added to the digital blocks, and the application of digital-analog mixed-signal systems becomes more common. The simulation accuracy and performance parameters of the analog part will be lost. This dissertation c...

Full description

Saved in:
Bibliographic Details
Main Author: Tang, Jinfei
Other Authors: Gwee Bah Hwee
Format: Thesis-Master by Coursework
Language:English
Published: Nanyang Technological University 2023
Subjects:
Online Access:https://hdl.handle.net/10356/166544
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-166544
record_format dspace
spelling sg-ntu-dr.10356-1665442023-07-04T15:28:41Z The effective verification method for analog and digital PLL Tang, Jinfei Gwee Bah Hwee School of Electrical and Electronic Engineering Technical University of Munich ebhgwee@ntu.edu.sg Engineering::Electrical and electronic engineering With the increasing complexity and integration of SOCs, more and more analog blocks are added to the digital blocks, and the application of digital-analog mixed-signal systems becomes more common. The simulation accuracy and performance parameters of the analog part will be lost. This dissertation combines the established mixed-signal modelling methods to analyse and model the PLL modules to achieve a compromise between simulation speed and accuracy to meet the requirements and needs of mixed-signal system verification. This dissertation explains the basic structure and principles of phase-locked loops, builds a top-level test platform for phase-locked loops, tests each module one by one, analyses the function and output of each module of the PLL, and rewrites the module in the form of Verilog AMS to imitate the function of the module as realistically as possible. Then replace the top-level testbed module in the schematic with the Verilog AMS model and observe whether the output waveform and frequency of each module match with the theoretical circuit, to verify the function of the AMS module. The final output of AMS model simulation is very close to that of schematic and greatly improves the simulation speed. Master of Science (Integrated Circuit Design) 2023-05-03T02:51:34Z 2023-05-03T02:51:34Z 2023 Thesis-Master by Coursework Tang, J. (2023). The effective verification method for analog and digital PLL. Master's thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/166544 https://hdl.handle.net/10356/166544 en application/pdf Nanyang Technological University
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic Engineering::Electrical and electronic engineering
spellingShingle Engineering::Electrical and electronic engineering
Tang, Jinfei
The effective verification method for analog and digital PLL
description With the increasing complexity and integration of SOCs, more and more analog blocks are added to the digital blocks, and the application of digital-analog mixed-signal systems becomes more common. The simulation accuracy and performance parameters of the analog part will be lost. This dissertation combines the established mixed-signal modelling methods to analyse and model the PLL modules to achieve a compromise between simulation speed and accuracy to meet the requirements and needs of mixed-signal system verification. This dissertation explains the basic structure and principles of phase-locked loops, builds a top-level test platform for phase-locked loops, tests each module one by one, analyses the function and output of each module of the PLL, and rewrites the module in the form of Verilog AMS to imitate the function of the module as realistically as possible. Then replace the top-level testbed module in the schematic with the Verilog AMS model and observe whether the output waveform and frequency of each module match with the theoretical circuit, to verify the function of the AMS module. The final output of AMS model simulation is very close to that of schematic and greatly improves the simulation speed.
author2 Gwee Bah Hwee
author_facet Gwee Bah Hwee
Tang, Jinfei
format Thesis-Master by Coursework
author Tang, Jinfei
author_sort Tang, Jinfei
title The effective verification method for analog and digital PLL
title_short The effective verification method for analog and digital PLL
title_full The effective verification method for analog and digital PLL
title_fullStr The effective verification method for analog and digital PLL
title_full_unstemmed The effective verification method for analog and digital PLL
title_sort effective verification method for analog and digital pll
publisher Nanyang Technological University
publishDate 2023
url https://hdl.handle.net/10356/166544
_version_ 1772827382387834880