17.8 A single-channel 10GS/s 8b>36.4d8 SNDR time-domain ADC featuring loop-unrolled asynchronous successive approximation in 28nm CMOS
High data throughput and wideband network communications demand high-speed (several to tens of GS/s), moderate-resolution (6-10b) ADCs. The emerging time-domain ADC (TD-ADC) has been gaining more interest because of its energy efficiency and area efficiency [1,2], providing a promising solution f...
Saved in:
Main Authors: | Chen, Qian, Liang, Yuan, Boon, Chirn Chye, Liu, Qing |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2023
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/167254 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
A single-channel voltage-scalable 8-GS/s 8-b > 37.5-dB SNDR time-domain ADC with asynchronous pipeline successive approximation in 28-nm CMOS
by: Chen, Qian, et al.
Published: (2023) -
8 bit asynchronous SAR ADC
by: Mahesha, Ballaki Aditya
Published: (2024) -
8-bit CMOS asynchronous dynamic reference ADC
by: Ng, Xiang Yang
Published: (2024) -
A 16-mW 1-GS/s with 49.6-dB SNDR TI-SAR ADC for software-defined radio in 65-nm CMOS
by: Qiu, Lei, et al.
Published: (2019) -
Design of a differential 8-bit asynchronous SAR ADC for in-memory-computing
by: Li, Jiayi
Published: (2024)