RISC-V processor FPGA implementation
RISC-V is an open-standard Instruction Set Architecture (ISA), and RV32I is a subset of RISC-V instructions. The simplicity of RV32I makes it ideal for educational purposes. This project is to implement a RISC-V (RV32I) Processor (softcore with a simple Harvard architecture) on Nexys A7 Xilinx A...
Saved in:
Main Author: | Tey, Jing Kai |
---|---|
Other Authors: | Vun Chan Hua, Nicholas |
Format: | Final Year Project |
Language: | English |
Published: |
Nanyang Technological University
2024
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/181173 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
AES encryption implementation on RISC-V for IoT security
by: Chen, Sijia
Published: (2024) -
Hardware acceleration for non-linear layers of transformer networks on RISC-V CPU
by: Seenivasagan Haresh
Published: (2024) -
FPGA-based CISC and RISC microprocessor interfacing instructional training module
by: Balboa, Marc Levin Y., et al.
Published: (2009) -
CAI for microprocessor architecture and design of RISC architecture
by: De Vera, Rica Eunice T., et al.
Published: (2007) -
Solve Ax=B on an FPGA
by: Ling, Jun Han
Published: (2024)