FPGA implementation of low density parity-check (LDPC) coded recording channels

Low Density Parity-Check (LDPC) codes have received lots of attention during the past decade due to their near Shannon-limit performance and decoding at very high rates. However, several issues have been raised in the research work with an aim to achieve the practical implementation of the LDPC code...

Full description

Saved in:
Bibliographic Details
Main Author: Seyed Mohammad Ehsan Hosseini
Other Authors: Chan Kheong Sann
Format: Theses and Dissertations
Language:English
Published: 2010
Subjects:
Online Access:https://hdl.handle.net/10356/20856
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
Be the first to leave a comment!
You must be logged in first