De-layering of copper and low-k dielectrics for semiconductor devices failure analysis

This project aims to quantify the rate of copper de-layered during Chemical Mechanical Polishing for semiconductor devices. This is to improve the effectiveness of de-layering copper during failure analysis since copper is prone to smearing, erosion and dishing. The report is generally divided into...

Full description

Saved in:
Bibliographic Details
Main Author: Ng, Mei Zhen.
Other Authors: Gan Chee Lip
Format: Final Year Project
Language:English
Published: 2010
Subjects:
Online Access:http://hdl.handle.net/10356/38706
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-38706
record_format dspace
spelling sg-ntu-dr.10356-387062023-03-04T15:38:05Z De-layering of copper and low-k dielectrics for semiconductor devices failure analysis Ng, Mei Zhen. Gan Chee Lip School of Materials Science and Engineering DRNTU::Engineering::Materials::Microelectronics and semiconductor materials This project aims to quantify the rate of copper de-layered during Chemical Mechanical Polishing for semiconductor devices. This is to improve the effectiveness of de-layering copper during failure analysis since copper is prone to smearing, erosion and dishing. The report is generally divided into three parts. The first part begins with the description of the introduction and theoretical background of the types of techniques used in failure analysis, why copper is chosen over aluminum and the challenges faced when copper is used and failure analysis characterization. In the second part of the report, various tests parameters such as force, speed and time were deployed to characterize the polishing rates of blanket copper chip which was diced from an 8 inch copper blanket wafer. The downward force exerted on the copper chips varies from 5-15 N at a platen speed of 30 RPM for 1 minute. As for the variable speed, the platen speed varies from 30 RPM to 200 RPM at a downward force of 5 N and it is being run for 1 minute. Last but not least, keeping platen speed and downward force constant at 30 RPM and 5 N respectively, the duration of the test is varied from 1-8 minutes. Every test parameters was repeated thrice to ensure reproducibility of results collected. The thickness of the copper layer was then characterized using a Scanning Electron Microscope (SEM). However, prior to that, some sample preparations such as hot mounting, grinding and polishing were required. With the data collected and analyzed, by using a lower force of 5 N and platen speed of 30 RPM, reasonable polishing rate and relatively good surface planarity could be achieved. Furthermore, the results of these findings demonstrate some of the challenges faced during copper de-layering using Chemical Mechanical Polishing such as surface uniformity and copper smearing. Last but not least, in the third part, it will state the possible future work such as varying the slurry and polishing pad used in order to supplement the results which were derived from the earlier experiments. Bachelor of Engineering (Materials Engineering) 2010-05-17T08:36:38Z 2010-05-17T08:36:38Z 2010 2010 Final Year Project (FYP) http://hdl.handle.net/10356/38706 en Nanyang Technological University 52 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Materials::Microelectronics and semiconductor materials
spellingShingle DRNTU::Engineering::Materials::Microelectronics and semiconductor materials
Ng, Mei Zhen.
De-layering of copper and low-k dielectrics for semiconductor devices failure analysis
description This project aims to quantify the rate of copper de-layered during Chemical Mechanical Polishing for semiconductor devices. This is to improve the effectiveness of de-layering copper during failure analysis since copper is prone to smearing, erosion and dishing. The report is generally divided into three parts. The first part begins with the description of the introduction and theoretical background of the types of techniques used in failure analysis, why copper is chosen over aluminum and the challenges faced when copper is used and failure analysis characterization. In the second part of the report, various tests parameters such as force, speed and time were deployed to characterize the polishing rates of blanket copper chip which was diced from an 8 inch copper blanket wafer. The downward force exerted on the copper chips varies from 5-15 N at a platen speed of 30 RPM for 1 minute. As for the variable speed, the platen speed varies from 30 RPM to 200 RPM at a downward force of 5 N and it is being run for 1 minute. Last but not least, keeping platen speed and downward force constant at 30 RPM and 5 N respectively, the duration of the test is varied from 1-8 minutes. Every test parameters was repeated thrice to ensure reproducibility of results collected. The thickness of the copper layer was then characterized using a Scanning Electron Microscope (SEM). However, prior to that, some sample preparations such as hot mounting, grinding and polishing were required. With the data collected and analyzed, by using a lower force of 5 N and platen speed of 30 RPM, reasonable polishing rate and relatively good surface planarity could be achieved. Furthermore, the results of these findings demonstrate some of the challenges faced during copper de-layering using Chemical Mechanical Polishing such as surface uniformity and copper smearing. Last but not least, in the third part, it will state the possible future work such as varying the slurry and polishing pad used in order to supplement the results which were derived from the earlier experiments.
author2 Gan Chee Lip
author_facet Gan Chee Lip
Ng, Mei Zhen.
format Final Year Project
author Ng, Mei Zhen.
author_sort Ng, Mei Zhen.
title De-layering of copper and low-k dielectrics for semiconductor devices failure analysis
title_short De-layering of copper and low-k dielectrics for semiconductor devices failure analysis
title_full De-layering of copper and low-k dielectrics for semiconductor devices failure analysis
title_fullStr De-layering of copper and low-k dielectrics for semiconductor devices failure analysis
title_full_unstemmed De-layering of copper and low-k dielectrics for semiconductor devices failure analysis
title_sort de-layering of copper and low-k dielectrics for semiconductor devices failure analysis
publishDate 2010
url http://hdl.handle.net/10356/38706
_version_ 1759855218897453056