FPGA implementation of a speech coder
In this project, one of the speech compression methods, a LPC 10 decoder was designed by using VHDL. In the designed LPC decoder, two different types of speech production model were designed and used to compare their performances. The first model used two adders, two multipliers and one substractor...
Saved in:
Main Author: | Tay, Zar Myint. |
---|---|
Other Authors: | Ho Duan Juat |
Format: | Final Year Project |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/40567 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
DPCM based speech coder design for packet transmission networks
by: Yeo, Wee Lian.
Published: (2009) -
Joint source channel coding for entropy based differential speech coders
by: Shu, Gang.
Published: (2008) -
Auditory models for low-bit rate audio coders
by: Kundapur Sandeep.
Published: (2010) -
Median filtering for image denoising with FPGA implementation
by: Gong, Wei.
Published: (2008) -
Implementation of fast algorithms of discrete fourier transform with FPGA
by: Zhang, Yanghao.
Published: (2009)