Cycle time optimization of semiconductor wafer fabrication system using simulation
Focuses mainly on batch size decision policies as part of cycle time optimization techniques. A simplified semiconductor wafer fabrication system model is built by using a simulation tool, ProModel. Then a particular product type is selected to run the simulation model.
Saved in:
Main Author: | Kyaw, Soe Nyunt. |
---|---|
Other Authors: | Sivakumar, Appa Iyer |
Format: | Theses and Dissertations |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/5920 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
Intelligent hybrid simulation modelling environment for cycle time management of semiconductor wafer fabrication
by: Lim, Wei Dong.
Published: (2008) -
On-line near-real-time scheduling of semiconductor wafer fabrication
by: Ang, Adeline Tee Hwee
Published: (2008) -
Job scheduling of batch furnace processing in semiconductor wafer fab using simulation approach
by: Subramanian Harhara Subramanian.
Published: (2008) -
Simulation based analysis of cycle time and throughput in semiconductor assembly process integration
by: Muruhathasan Yogathasan.
Published: (2008) -
Cycle time reduction of a watch manufacturing line by using cycle time management
by: Chan, Keng Mun.
Published: (2008)