Low power CMOS circuits
Basic building block of CMOS integrated circuit like inverter, NAND, Latch and Full Adder will be simulated under low voltage condition using the Cadence software. This is an attempt to study the operations of these circuits when voltage is lowered to reduce the power consumption. Results will then...
Saved in:
Main Author: | |
---|---|
Other Authors: | |
Format: | Final Year Project |
Language: | English |
Published: |
2014
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/61400 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-61400 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-614002023-07-07T17:13:21Z Low power CMOS circuits Teo, Kok Chin Lau Kim Teen School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits Basic building block of CMOS integrated circuit like inverter, NAND, Latch and Full Adder will be simulated under low voltage condition using the Cadence software. This is an attempt to study the operations of these circuits when voltage is lowered to reduce the power consumption. Results will then be used to observe the impact of the voltage reduction on speed, data distortion and power consumption. Limit on the operating voltage at the testing frequency and the quality of the waveforms when the frequency is reduced can also be observed. Testing is also conducted for different design of Full Adders to understand how different design may also impact the performance at low operating voltage. This will also demonstrate how utilizing different design may also be a good method to reduce power consumption. Bachelor of Engineering 2014-06-10T02:15:58Z 2014-06-10T02:15:58Z 2014 2014 Final Year Project (FYP) http://hdl.handle.net/10356/61400 en Nanyang Technological University 106 p. application/pdf |
institution |
Nanyang Technological University |
building |
NTU Library |
continent |
Asia |
country |
Singapore Singapore |
content_provider |
NTU Library |
collection |
DR-NTU |
language |
English |
topic |
DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits |
spellingShingle |
DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits Teo, Kok Chin Low power CMOS circuits |
description |
Basic building block of CMOS integrated circuit like inverter, NAND, Latch and Full Adder will be simulated under low voltage condition using the Cadence software. This is an attempt to study the operations of these circuits when voltage is lowered to reduce the power consumption. Results will then be used to observe the impact of the voltage reduction on speed, data distortion and power consumption. Limit on the operating voltage at the testing frequency and the quality of the waveforms when the frequency is reduced can also be observed. Testing is also conducted for different design of Full Adders to understand how different design may also impact the performance at low operating voltage. This will also demonstrate how utilizing different design may also be a good method to reduce power consumption. |
author2 |
Lau Kim Teen |
author_facet |
Lau Kim Teen Teo, Kok Chin |
format |
Final Year Project |
author |
Teo, Kok Chin |
author_sort |
Teo, Kok Chin |
title |
Low power CMOS circuits |
title_short |
Low power CMOS circuits |
title_full |
Low power CMOS circuits |
title_fullStr |
Low power CMOS circuits |
title_full_unstemmed |
Low power CMOS circuits |
title_sort |
low power cmos circuits |
publishDate |
2014 |
url |
http://hdl.handle.net/10356/61400 |
_version_ |
1772825699334225920 |