A high speed 16-bit CMOS multiplier IC design

In this project, various multiplication algorithms are investigated and used to implement 16-bit CMOS multiplier design. And some common adders are also studied and developed using Verilog HDL language. By using different combination of algorithm and adder, we will study the performance of each 1...

Full description

Saved in:
Bibliographic Details
Main Author: Chen, Yin
Other Authors: Gwee Bah Hwee
Format: Final Year Project
Language:English
Published: 2018
Subjects:
Online Access:http://hdl.handle.net/10356/76261
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-76261
record_format dspace
spelling sg-ntu-dr.10356-762612023-07-07T17:40:09Z A high speed 16-bit CMOS multiplier IC design Chen, Yin Gwee Bah Hwee School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering In this project, various multiplication algorithms are investigated and used to implement 16-bit CMOS multiplier design. And some common adders are also studied and developed using Verilog HDL language. By using different combination of algorithm and adder, we will study the performance of each 16- bit multiplier design. Vedic algorithm, Wallace tree algorithm and booth algorithm are proposed in the project to implement 16-bit multiplication. Functional model of all the 16-bit multiplier design were developed using Verilog HDL language. The simulation using Verilog Complier was shown to have successful multiplication function. And schematic was synthesized on Design Vision in AMS 0.36um technology. Bachelor of Engineering (Electrical and Electronic Engineering) 2018-12-13T13:51:24Z 2018-12-13T13:51:24Z 2018 Final Year Project (FYP) http://hdl.handle.net/10356/76261 en Nanyang Technological University 50 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering
spellingShingle DRNTU::Engineering::Electrical and electronic engineering
Chen, Yin
A high speed 16-bit CMOS multiplier IC design
description In this project, various multiplication algorithms are investigated and used to implement 16-bit CMOS multiplier design. And some common adders are also studied and developed using Verilog HDL language. By using different combination of algorithm and adder, we will study the performance of each 16- bit multiplier design. Vedic algorithm, Wallace tree algorithm and booth algorithm are proposed in the project to implement 16-bit multiplication. Functional model of all the 16-bit multiplier design were developed using Verilog HDL language. The simulation using Verilog Complier was shown to have successful multiplication function. And schematic was synthesized on Design Vision in AMS 0.36um technology.
author2 Gwee Bah Hwee
author_facet Gwee Bah Hwee
Chen, Yin
format Final Year Project
author Chen, Yin
author_sort Chen, Yin
title A high speed 16-bit CMOS multiplier IC design
title_short A high speed 16-bit CMOS multiplier IC design
title_full A high speed 16-bit CMOS multiplier IC design
title_fullStr A high speed 16-bit CMOS multiplier IC design
title_full_unstemmed A high speed 16-bit CMOS multiplier IC design
title_sort high speed 16-bit cmos multiplier ic design
publishDate 2018
url http://hdl.handle.net/10356/76261
_version_ 1772826271860916224