A 0.4 V 12T 2RW dual-port SRAM with suppressed common-row-access disturbance

Dual-port SRAMs with two sets of address bus and data IOs are widely employed in various applications to increase throughput. Conventional 8T dual-port SRAM suffers reliability issue at low voltages due to common-row-access disturbance. Specifically, a row is simultaneously accessed by two operation...

Full description

Saved in:
Bibliographic Details
Main Authors: Wang, Bo, Zhou, Jun, Kim, Tony Tae-Hyoung
Other Authors: School of Electrical and Electronic Engineering
Format: Article
Language:English
Published: 2018
Subjects:
Online Access:https://hdl.handle.net/10356/88027
http://hdl.handle.net/10220/44496
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-88027
record_format dspace
spelling sg-ntu-dr.10356-880272020-03-07T13:57:25Z A 0.4 V 12T 2RW dual-port SRAM with suppressed common-row-access disturbance Wang, Bo Zhou, Jun Kim, Tony Tae-Hyoung School of Electrical and Electronic Engineering Static Random Access Memory (SRAM) Dual-port Dual-port SRAMs with two sets of address bus and data IOs are widely employed in various applications to increase throughput. Conventional 8T dual-port SRAM suffers reliability issue at low voltages due to common-row-access disturbance. Specifically, a row is simultaneously accessed by two operations, which can flip existing data and cause incorrect read output. Previous work can address this stability issue by assisting circuitry at cost of timing. This paper presents a low voltage 12T 2RW SRAM featuring parallel access with suppressed disturbance to ameliorate the problem without performance degradation. The proposed SRAM cell suppresses the disturbance by separating read path from internal nodes and minimizing the probability of the worst case stability with area penalty of 6%. In addition, hierarchical bitlines and a virtual ground technique are employed to further lower the minimum operating voltage and power consumption. A 16 kb SRAM has been fabricated in a 65 nm CMOS technology and extended the operating voltage from super-threshold region to 0.4 V at common-row-access scenario. ASTAR (Agency for Sci., Tech. and Research, S’pore) Accepted version 2018-03-05T05:39:59Z 2019-12-06T16:54:25Z 2018-03-05T05:39:59Z 2019-12-06T16:54:25Z 2017 Journal Article Wang, B., Zhou, J., & Kim, T. T.-H. (2017). A 0.4 V 12T 2RW dual-port SRAM with suppressed common-row-access disturbance. Microelectronics Journal, 69, 78-85. 0026-2692 https://hdl.handle.net/10356/88027 http://hdl.handle.net/10220/44496 10.1016/j.mejo.2017.01.003 en Microelectronics Journal © 2017 Elsevier Ltd. This is the author created version of a work that has been peer reviewed and accepted for publication by Microelectronics Journal, Elsevier Ltd. It incorporates referee’s comments but changes resulting from the publishing process, such as copyediting, structural formatting, may not be reflected in this document. The published version is available at: [http://dx.doi.org/10.1016/j.mejo.2017.01.003]. 29 p. application/pdf
institution Nanyang Technological University
building NTU Library
country Singapore
collection DR-NTU
language English
topic Static Random Access Memory (SRAM)
Dual-port
spellingShingle Static Random Access Memory (SRAM)
Dual-port
Wang, Bo
Zhou, Jun
Kim, Tony Tae-Hyoung
A 0.4 V 12T 2RW dual-port SRAM with suppressed common-row-access disturbance
description Dual-port SRAMs with two sets of address bus and data IOs are widely employed in various applications to increase throughput. Conventional 8T dual-port SRAM suffers reliability issue at low voltages due to common-row-access disturbance. Specifically, a row is simultaneously accessed by two operations, which can flip existing data and cause incorrect read output. Previous work can address this stability issue by assisting circuitry at cost of timing. This paper presents a low voltage 12T 2RW SRAM featuring parallel access with suppressed disturbance to ameliorate the problem without performance degradation. The proposed SRAM cell suppresses the disturbance by separating read path from internal nodes and minimizing the probability of the worst case stability with area penalty of 6%. In addition, hierarchical bitlines and a virtual ground technique are employed to further lower the minimum operating voltage and power consumption. A 16 kb SRAM has been fabricated in a 65 nm CMOS technology and extended the operating voltage from super-threshold region to 0.4 V at common-row-access scenario.
author2 School of Electrical and Electronic Engineering
author_facet School of Electrical and Electronic Engineering
Wang, Bo
Zhou, Jun
Kim, Tony Tae-Hyoung
format Article
author Wang, Bo
Zhou, Jun
Kim, Tony Tae-Hyoung
author_sort Wang, Bo
title A 0.4 V 12T 2RW dual-port SRAM with suppressed common-row-access disturbance
title_short A 0.4 V 12T 2RW dual-port SRAM with suppressed common-row-access disturbance
title_full A 0.4 V 12T 2RW dual-port SRAM with suppressed common-row-access disturbance
title_fullStr A 0.4 V 12T 2RW dual-port SRAM with suppressed common-row-access disturbance
title_full_unstemmed A 0.4 V 12T 2RW dual-port SRAM with suppressed common-row-access disturbance
title_sort 0.4 v 12t 2rw dual-port sram with suppressed common-row-access disturbance
publishDate 2018
url https://hdl.handle.net/10356/88027
http://hdl.handle.net/10220/44496
_version_ 1681036404034895872