Design and performance evaluation of a low-power data-line SRAM sense amplifier
The SRAM which functions as the cache for system-on-chip is vital in the electronic industry. The heavy bitand data-line capacitances are the major road blocks to its performance. A high-performance SRAM is...
Saved in:
Main Authors: | Fu, Haitao, Yeo, Kiat Seng, Do, Anh Tuan, Kong, Zhi Hui |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/93565 http://hdl.handle.net/10220/6348 http://ieeexplore.ieee.org/xpl/freeabs_all.jsp?arnumber=5403784 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
A full current-mode sense amplifier for low-power SRAM applications
by: Do, Anh Tuan, et al.
Published: (2010) -
Design and sensitivity analysis of a new current-mode sense amplifier for low-power SRAM
by: Do, Anh Tuan, et al.
Published: (2010) -
Hybrid-mode SRAM sense amplifiers : new approach on transistor sizing
by: Do, Anh Tuan, et al.
Published: (2010) -
Design of low-voltage low-power nano-scale SRAMs
by: Do, Anh Tuan
Published: (2011) -
Low power design for SRAM
by: Chen, Jiahuan
Published: (2019)