Hardware-efficient systolic-like modular design for two-dimensional discrete wavelet transform
A systolic-like modular architecture is presented for hardware-efficient implementation of two-dimensional (2-D) discrete wavelet transform (DWT). The overall computation is decomposed into two distinct stages; where column processing is performed in stage-1, while row processing is performed in sta...
Saved in:
Main Authors: | Meher, Pramod Kumar, Mohanty, Basant Kumar, Patra, Jagdish Chandra |
---|---|
Other Authors: | School of Computer Engineering |
Format: | Article |
Language: | English |
Published: |
2011
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/94344 http://hdl.handle.net/10220/7104 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Scalable and modular memory-based systolic architectures for discrete Hartley transform
by: Meher, Pramod Kumar, et al.
Published: (2011) -
Efficient systolic designs for 1- and 2-dimensional DFT of general transform-lengths for high-speed wireless communication applications
by: Meher, Pramod Kumar, et al.
Published: (2011) -
Fine-grained critical path analysis and optimization for area-time efficient realization of multiple constant multiplications
by: Lou, Xin, et al.
Published: (2015) -
New algorithms for hardware-efficient implementation of sign detection and magnitude comparison in residue number systems
by: Sachin Kumar
Published: (2017) -
Design of a systolic array to perform priority queue using VLSI technology
by: Bartolome, Jovito, et al.
Published: (1991)