Reconfiguration algorithms for degradable VLSI arrays with switch faults
The problem of reconfiguring two-dimensional VLSI arrays with faults is to find a maximum logical array without faults. The existing algorithms only consider faults associated with processing elements, and all switches and links are assumed to be fault-free. But switch faults may often occur in the...
Saved in:
Main Authors: | , , , |
---|---|
Other Authors: | |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/98212 http://hdl.handle.net/10220/12425 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-98212 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-982122020-05-28T07:18:46Z Reconfiguration algorithms for degradable VLSI arrays with switch faults Zhu, Yuanbo Wu, Jigang Lam, Siew-Kei Srikanthan, Thambipillai School of Computer Engineering IEEE International Conference on Parallel and Distributed Systems (18th : 2012 : Singapore) DRNTU::Engineering::Computer science and engineering The problem of reconfiguring two-dimensional VLSI arrays with faults is to find a maximum logical array without faults. The existing algorithms only consider faults associated with processing elements, and all switches and links are assumed to be fault-free. But switch faults may often occur in the network-on-chips with high density. In this paper, two novel approaches are proposed to tackle the reconfiguration problem of degradable VLSI arrays with switch faults. The first approach extends the well-known existing algorithm with simple pre-processing and row bypass scheme. The second one employs a novel row and column rerouting scheme to maximize the size of the logical array. Simulation results show that the proposed two approaches can effectively generate the logical arrays on the given host array with switch faults, and the second algorithm performs more favorably with the increasing number of the switch faults. 2013-07-29T03:32:14Z 2019-12-06T19:52:07Z 2013-07-29T03:32:14Z 2019-12-06T19:52:07Z 2012 2012 Conference Paper Zhu, Y., Wu, J., Lam, S. K., & Srikanthan, T. (2012). Reconfiguration Algorithms for Degradable VLSI Arrays with Switch Faults . 2012 IEEE 18th International Conference on Parallel and Distributed Systems. https://hdl.handle.net/10356/98212 http://hdl.handle.net/10220/12425 10.1109/ICPADS.2012.56 en © 2012 IEEE. |
institution |
Nanyang Technological University |
building |
NTU Library |
country |
Singapore |
collection |
DR-NTU |
language |
English |
topic |
DRNTU::Engineering::Computer science and engineering |
spellingShingle |
DRNTU::Engineering::Computer science and engineering Zhu, Yuanbo Wu, Jigang Lam, Siew-Kei Srikanthan, Thambipillai Reconfiguration algorithms for degradable VLSI arrays with switch faults |
description |
The problem of reconfiguring two-dimensional VLSI arrays with faults is to find a maximum logical array without faults. The existing algorithms only consider faults associated with processing elements, and all switches and links are assumed to be fault-free. But switch faults may often occur in the network-on-chips with high density. In this paper, two novel approaches are proposed to tackle the reconfiguration problem of degradable VLSI arrays with switch faults. The first approach extends the well-known existing algorithm with simple pre-processing and row bypass scheme. The second one employs a novel row and column rerouting scheme to maximize the size of the logical array. Simulation results show that the proposed two approaches can effectively generate the logical arrays on the given host array with switch faults, and the second algorithm performs more favorably with the increasing number of the switch faults. |
author2 |
School of Computer Engineering |
author_facet |
School of Computer Engineering Zhu, Yuanbo Wu, Jigang Lam, Siew-Kei Srikanthan, Thambipillai |
format |
Conference or Workshop Item |
author |
Zhu, Yuanbo Wu, Jigang Lam, Siew-Kei Srikanthan, Thambipillai |
author_sort |
Zhu, Yuanbo |
title |
Reconfiguration algorithms for degradable VLSI arrays with switch faults |
title_short |
Reconfiguration algorithms for degradable VLSI arrays with switch faults |
title_full |
Reconfiguration algorithms for degradable VLSI arrays with switch faults |
title_fullStr |
Reconfiguration algorithms for degradable VLSI arrays with switch faults |
title_full_unstemmed |
Reconfiguration algorithms for degradable VLSI arrays with switch faults |
title_sort |
reconfiguration algorithms for degradable vlsi arrays with switch faults |
publishDate |
2013 |
url |
https://hdl.handle.net/10356/98212 http://hdl.handle.net/10220/12425 |
_version_ |
1681056449912897536 |