Enhanced implementation of a pipelined FFT processor in NI-labVIEW FPGA
This paper presents an enhanced implementation of a FFT processor in NI-LabVIEW FPGA. The proposed FFT processor implementation uses Radix-22 Single path Delay Feedback FFT architecture to allow fast and continuous flow of input data while performing DFT operation. As optimal bit-reversal circuit wa...
Saved in:
Main Authors: | Bernardo, Neil Irwin M., Umali, Edwin M., Lorenzo, Romarie U., Paet, Leonard B., Marciano, Joel Joseph S., Jr. |
---|---|
Format: | text |
Published: |
Animo Repository
2014
|
Subjects: | |
Online Access: | https://animorepository.dlsu.edu.ph/faculty_research/12567 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | De La Salle University |
Similar Items
-
Development of core library modules for virtex-5 FPGA board
by: Arrieta, Alexia Mari P., et al.
Published: (2017) -
An FPGA-based 8-bit 8051 compatible microcontroller
by: Chua, James Earl C., et al.
Published: (2014) -
On Data Forwarding in Deeply Pipelined Soft Processors
by: Kapre, Nachiket, et al.
Published: (2015) -
An FPGA based 16-bit RISC microprocessor core architecture
by: Cordero, Sherwin G., et al.
Published: (2006) -
FPGA-based processor for coordinate rotation digital computer
by: Alas, Emmanuel S., et al.
Published: (2006)