A 1.2-V 1.5-Gb/s 72-Mb DDR3 SRAM

A 1.2-V 72-Mb double data rate 3 (DDR3) SRAM achieves a data rate of 1.5 Gb/s using dynamic self-resetting circuits [5]. Single-ended main data lines halve the data line...

وصف كامل

محفوظ في:
التفاصيل البيبلوغرافية
المؤلفون الرئيسيون: Cho, Uk Rae, Kim, Tony Tae-Hyoung, Yoon, Yong-Jin, Lee, Jong Cheol, Bae, Dae Gi, Kim, Nam Seog, Kim, Kang Young, Son, Young Jae, Yang, Jeong Suk, Sohn, Kwon Il, Kim, Sung Tae, Lee, In Yeol, Lee, Kwang Jin, Kang, Tae Gyoung, Kim, Su Chul, Ahn, Kee Sik, Byun, Hyun Geun
مؤلفون آخرون: School of Electrical and Electronic Engineering
التنسيق: مقال
اللغة:English
منشور في: 2010
الموضوعات:
الوصول للمادة أونلاين:https://hdl.handle.net/10356/100928
http://hdl.handle.net/10220/6438
الوسوم: إضافة وسم
لا توجد وسوم, كن أول من يضع وسما على هذه التسجيلة!
الوصف
الملخص:A 1.2-V 72-Mb double data rate 3 (DDR3) SRAM achieves a data rate of 1.5 Gb/s using dynamic self-resetting circuits [5]. Single-ended main data lines halve the data line precharging power dissipation and the number of data lines. Clocks phase shifted by 0 , 90 , and 270 are generated through the proposed clock adjustment circuits. The proposed clock adjustment circuits make input data sampled with optimized setup/hold window. On-chip input termination with the linearity error of 4.1% is developed to improve signal integrity at higher data rates. A 1.2-V 1.5-Gb/s 72-Mb DDR3 SRAM is fabricated in a 0.10- m CMOS process with five metals. The cell size and the chip size are 0.845 m2 and 151.1 mm2, respectively.