A high resolution : low power GRO-TDC for digital frac-N Σ∆ frequency synthesizers
This report presents a novel Simulink model of the All Digital Phase Locked Loop (ADPLL), which can be used in future developments if one wishes to design an ADPLL for a particular application. Also, a Gated Ring Oscillator-TDC was designed in 40nm CMOS, achieving a effective resolution of 0.73ps @...
Saved in:
Main Author: | Seah, Bryan Yun Da |
---|---|
Other Authors: | Siek Liter |
Format: | Final Year Project |
Language: | English |
Published: |
Nanyang Technological University
2020
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/141878 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
A TDC-less all-digital phase locked loop for medical implant applications
by: Palaniappan, Arjun Ramaswami, et al.
Published: (2021) -
Improvement of extracellular bacterial protein production in Pichia pastoris by co-expression of endoplasmic reticulum residing GroEL–GroES
by: Pijug Summpunn, et al.
Published: (2019) -
Low-voltage GHz-range frequency synthesizer
by: Sun, Yuan
Published: (2008) -
Effective enhancement of Pseudomonas stutzeri D-phenylglycine aminotransferase functional expression in Pichia pastoris by co-expressing Escherichia coli GroEL-GroES
by: Kanidtha Jariyachawalid, et al.
Published: (2018) -
The degree of a Σn cut
by: Chong, C.T., et al.
Published: (2014)