A high-speed 2-bit/cycle SAR ADC with time-domain quantization

This brief presents a 2-bit/cycle successive approximation register (SAR) analog-to-digital converter (ADC) with time-domain quantization, which only needs one capacitive digital-to-analog converter (DAC) array. A duplicated dynamic comparator is adopted to generate the time references. To quantize...

Full description

Saved in:
Bibliographic Details
Main Authors: Qiu, Lei, Yang, Chuanshi, Wang, Keping, Zheng, Yuanjin
Other Authors: School of Electrical and Electronic Engineering
Format: Article
Language:English
Published: 2020
Subjects:
Online Access:https://hdl.handle.net/10356/142511
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-142511
record_format dspace
spelling sg-ntu-dr.10356-1425112020-06-23T04:20:27Z A high-speed 2-bit/cycle SAR ADC with time-domain quantization Qiu, Lei Yang, Chuanshi Wang, Keping Zheng, Yuanjin School of Electrical and Electronic Engineering Engineering::Electrical and electronic engineering 2 Bit/cycle Analog-to-digital Converter (ADC) This brief presents a 2-bit/cycle successive approximation register (SAR) analog-to-digital converter (ADC) with time-domain quantization, which only needs one capacitive digital-to-analog converter (DAC) array. A duplicated dynamic comparator is adopted to generate the time references. To quantize the time value, a dynamic latch-based high precision time-domain comparator is proposed. Moreover, a redundancy technique is utilized to overcome the effect of nonideal factors, such as incomplete DAC settling, reference scale mismatch, and offset of comparators. A design example of 9-bit 700 MS/s SAR ADC in 65-nm CMOS technology is presented. Simulation results show that with a differential 600-mVp-p input, the spurious free dynamic range at Nyquist input is above 65 dB. The simulated effective number of bit is up to 8.3 bits at 10-MHz input with the presence of noise and mismatches calibration. 2020-06-23T04:20:26Z 2020-06-23T04:20:26Z 2018 Journal Article Qiu, L., Yang, C., Wang, K., & Zheng, Y. (2018). A high-speed 2-bit/cycle SAR ADC with time-domain quantization. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 26(10), 2175-2179. doi:10.1109/TVLSI.2018.2837030 1063-8210 https://hdl.handle.net/10356/142511 10.1109/TVLSI.2018.2837030 2-s2.0-85048188971 10 26 2175 2179 en IEEE Transactions on Very Large Scale Integration (VLSI) Systems © 2018 IEEE. All rights reserved.
institution Nanyang Technological University
building NTU Library
country Singapore
collection DR-NTU
language English
topic Engineering::Electrical and electronic engineering
2 Bit/cycle
Analog-to-digital Converter (ADC)
spellingShingle Engineering::Electrical and electronic engineering
2 Bit/cycle
Analog-to-digital Converter (ADC)
Qiu, Lei
Yang, Chuanshi
Wang, Keping
Zheng, Yuanjin
A high-speed 2-bit/cycle SAR ADC with time-domain quantization
description This brief presents a 2-bit/cycle successive approximation register (SAR) analog-to-digital converter (ADC) with time-domain quantization, which only needs one capacitive digital-to-analog converter (DAC) array. A duplicated dynamic comparator is adopted to generate the time references. To quantize the time value, a dynamic latch-based high precision time-domain comparator is proposed. Moreover, a redundancy technique is utilized to overcome the effect of nonideal factors, such as incomplete DAC settling, reference scale mismatch, and offset of comparators. A design example of 9-bit 700 MS/s SAR ADC in 65-nm CMOS technology is presented. Simulation results show that with a differential 600-mVp-p input, the spurious free dynamic range at Nyquist input is above 65 dB. The simulated effective number of bit is up to 8.3 bits at 10-MHz input with the presence of noise and mismatches calibration.
author2 School of Electrical and Electronic Engineering
author_facet School of Electrical and Electronic Engineering
Qiu, Lei
Yang, Chuanshi
Wang, Keping
Zheng, Yuanjin
format Article
author Qiu, Lei
Yang, Chuanshi
Wang, Keping
Zheng, Yuanjin
author_sort Qiu, Lei
title A high-speed 2-bit/cycle SAR ADC with time-domain quantization
title_short A high-speed 2-bit/cycle SAR ADC with time-domain quantization
title_full A high-speed 2-bit/cycle SAR ADC with time-domain quantization
title_fullStr A high-speed 2-bit/cycle SAR ADC with time-domain quantization
title_full_unstemmed A high-speed 2-bit/cycle SAR ADC with time-domain quantization
title_sort high-speed 2-bit/cycle sar adc with time-domain quantization
publishDate 2020
url https://hdl.handle.net/10356/142511
_version_ 1681058335163416576