Hardware optimized and error reduced approximate adder
This paper presents a new hardware optimized and error reduced approximate adder (HOERAA), which is suitable for field programmable gate array (FPGA)-and application specific integrated circuit (ASIC)-based implementations. In this work, we consider a FPGA-based implementation using Xilinx Vivado 20...
Saved in:
Main Authors: | Balasubramanian, Padmanabhan, Maskell, Douglas Leslie |
---|---|
Other Authors: | School of Computer Science and Engineering |
Format: | Article |
Language: | English |
Published: |
2020
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/142855 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
An approximate adder with a near-normal error distribution : design, error analysis and practical application
by: Balasubramanian, Padmanabhan, et al.
Published: (2021) -
Approximate adder with reduced error
by: Balasubramanian, Padmanabhan, et al.
Published: (2020) -
Gate-level static approximate adders : a comparative analysis
by: Balasubramanian, Padmanabhan, et al.
Published: (2021) -
Hardware efficient approximate adder design
by: Balasubramanian, Padmanabhan, et al.
Published: (2020) -
Factorized carry lookahead adders
by: Balasubramanian, Padmanabhan, et al.
Published: (2020)