A 28 nm CMOS 10 bit 100 ms/s asynchronous SAR ADC with low-power switching procedure and timing-protection scheme
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) without calibration for industrial control system (ICS) applications. Several techniques are adopted in the proposed switching procedure to achieve better linearity, power and...
Saved in:
Main Authors: | Tang, Fang, Ma, Qiyun, Shu, Zhou, Zheng, Yuanjin, Bermak, Amine |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2022
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/153966 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Time-interleaved SAR ADC with background timing-skew calibration for UWB wireless communication in IoT systems
by: Seong, Kiho, et al.
Published: (2020) -
DESIGN OF LOW-POWER LOW-VOLTAGE SUCCESSIVE-APPROXIMATION ANALOG-TO-DIGITAL CONVERTERS
by: LI YONG FU
Published: (2015) -
A single-channel voltage-scalable 8-GS/s 8-b > 37.5-dB SNDR time-domain ADC with asynchronous pipeline successive approximation in 28-nm CMOS
by: Chen, Qian, et al.
Published: (2023) -
A high-speed 2-bit/cycle SAR ADC with time-domain quantization
by: Qiu, Lei, et al.
Published: (2020) -
Design of a low voltage bipolar delta-sigma ADC with CIC decimation filter
by: Abad, Alexander C., et al.
Published: (2011)