High-performance CMOS digital multiplier IC design

A digital multiplier is a common block in processors, and its speed has a significant impact on the performance of the chip. Many new design ideas have emerged around how to improve the speed of multipliers, including pipeline structure, Wallace Tree structure, and Booth encoding. The Wallace Tree s...

Full description

Saved in:
Bibliographic Details
Main Author: Chu, Zhuolin
Other Authors: Gwee Bah Hwee
Format: Thesis-Master by Coursework
Language:English
Published: Nanyang Technological University 2023
Subjects:
Online Access:https://hdl.handle.net/10356/164473
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-164473
record_format dspace
spelling sg-ntu-dr.10356-1644732023-01-30T02:16:46Z High-performance CMOS digital multiplier IC design Chu, Zhuolin Gwee Bah Hwee School of Electrical and Electronic Engineering ebhgwee@ntu.edu.sg Engineering::Electrical and electronic engineering A digital multiplier is a common block in processors, and its speed has a significant impact on the performance of the chip. Many new design ideas have emerged around how to improve the speed of multipliers, including pipeline structure, Wallace Tree structure, and Booth encoding. The Wallace Tree structure increases the speed of partial product summation by compressing the number of partial products; A Carry-look-ahead Adder can be greatly optimized for the addition of multi-bit numbers, and it skips the lengthy bit-by-bit carry propagation process, dramatically increasing the speed of addition operations. Meanwhile, it also reduces the power consumption of the adding circuit by reducing the number of full adders and half adders. Combining the two yields a multiplier with very little circuit propagation delay and power consumption. This project proposes a 16-bit high-speed and low-power CMOS digital multiplier, which uses a Wallace Tree structure and a 24-bit carry-look-ahead adder unit to implement. Simulation, synthesis, and power analysis are based on the STM065 library. The final result shows that there is a 23% reduction in latency and 69% reduction in power consumption without much increase in area compared to a conventional multiplier with a Wallace tree structure. The overall PDP is reduced by 76%, which shows that the performance of the multiplier proposed in this project was significantly outperformed the conventional multipliers. Master of Science (Electronics) 2023-01-30T02:16:46Z 2023-01-30T02:16:46Z 2022 Thesis-Master by Coursework Chu, Z. (2022). High-performance CMOS digital multiplier IC design. Master's thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/164473 https://hdl.handle.net/10356/164473 en application/pdf Nanyang Technological University
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic Engineering::Electrical and electronic engineering
spellingShingle Engineering::Electrical and electronic engineering
Chu, Zhuolin
High-performance CMOS digital multiplier IC design
description A digital multiplier is a common block in processors, and its speed has a significant impact on the performance of the chip. Many new design ideas have emerged around how to improve the speed of multipliers, including pipeline structure, Wallace Tree structure, and Booth encoding. The Wallace Tree structure increases the speed of partial product summation by compressing the number of partial products; A Carry-look-ahead Adder can be greatly optimized for the addition of multi-bit numbers, and it skips the lengthy bit-by-bit carry propagation process, dramatically increasing the speed of addition operations. Meanwhile, it also reduces the power consumption of the adding circuit by reducing the number of full adders and half adders. Combining the two yields a multiplier with very little circuit propagation delay and power consumption. This project proposes a 16-bit high-speed and low-power CMOS digital multiplier, which uses a Wallace Tree structure and a 24-bit carry-look-ahead adder unit to implement. Simulation, synthesis, and power analysis are based on the STM065 library. The final result shows that there is a 23% reduction in latency and 69% reduction in power consumption without much increase in area compared to a conventional multiplier with a Wallace tree structure. The overall PDP is reduced by 76%, which shows that the performance of the multiplier proposed in this project was significantly outperformed the conventional multipliers.
author2 Gwee Bah Hwee
author_facet Gwee Bah Hwee
Chu, Zhuolin
format Thesis-Master by Coursework
author Chu, Zhuolin
author_sort Chu, Zhuolin
title High-performance CMOS digital multiplier IC design
title_short High-performance CMOS digital multiplier IC design
title_full High-performance CMOS digital multiplier IC design
title_fullStr High-performance CMOS digital multiplier IC design
title_full_unstemmed High-performance CMOS digital multiplier IC design
title_sort high-performance cmos digital multiplier ic design
publisher Nanyang Technological University
publishDate 2023
url https://hdl.handle.net/10356/164473
_version_ 1757048192133758976