Investigation of design techniques to reduce glitches for low power
This dissertation proposes and evaluates several glitch reduction techniques in the design of low power static CMOS circuits.
Saved in:
Main Author: | Foo, Chee Yin. |
---|---|
Other Authors: | Jong, Ching Chuen |
Format: | Theses and Dissertations |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/4251 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
Analysis of CMOS circuits : glitch power
by: Cai, Hong
Published: (2008) -
Ultra low-power design techniques for content addressable memory (CAM)
by: Li, Chun Yin.
Published: (2012) -
Design consideration of a low-voltage low-power transimpedance amplifier
by: Zhong, Hua.
Published: (2010) -
Design of a low-power system for wireless applications
by: Tan, Tony Kok Peng.
Published: (2008) -
Design, analysis and development of new buck-boost and reduced EMI power conversion technology
by: Loh, Andrew Poh Chiang.
Published: (2008)