Design and implementation of formal verification methodology using Boolean satisfiability

Functional verification is an important phase in the design flow of digital circuits as it is used to verify a design when changes occur. It ensures that the functionality of the original design is not affected by the changes. Logic simulation is a widely used technique for the verification of a des...

Full description

Saved in:
Bibliographic Details
Main Author: Phone, Thet Khaing.
Other Authors: Gwee Bah Hwee
Format: Final Year Project
Language:English
Published: 2011
Subjects:
Online Access:http://hdl.handle.net/10356/42896
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-42896
record_format dspace
spelling sg-ntu-dr.10356-428962023-07-07T16:44:58Z Design and implementation of formal verification methodology using Boolean satisfiability Phone, Thet Khaing. Gwee Bah Hwee School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering::Electronic systems Functional verification is an important phase in the design flow of digital circuits as it is used to verify a design when changes occur. It ensures that the functionality of the original design is not affected by the changes. Logic simulation is a widely used technique for the verification of a design. Formal verification is an alternative technique for logic simulation as it is impossible to verify the overall design completely and detect design bugs by logic simulation since the quality of simulation results deeply depend on given input patterns. To address this, formal verification uses mathematical techniques to compare the original representation to the new representation. Formal verification method breaks the designs into mathematical representations and then formally proves that the two design representations are equivalent. Formal verification is realized on top of the basic Boolean reasoning techniques such as binary decision diagram (BDD), automatic test-pattern generation (ATPG) and Boolean satisfiability (SAT) as logic circuits compute Boolean functions. In this report, a design methodology for formal verification of digital combinational circuit using Boolean satisfiability had been proposed and a new formal verification tool Verification-Satisfiability (VeriSat) had been implemented. Bachelor of Engineering 2011-02-17T06:30:51Z 2011-02-17T06:30:51Z 2010 2010 Final Year Project (FYP) http://hdl.handle.net/10356/42896 en Nanyang Technological University 146 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering::Electronic systems
spellingShingle DRNTU::Engineering::Electrical and electronic engineering::Electronic systems
Phone, Thet Khaing.
Design and implementation of formal verification methodology using Boolean satisfiability
description Functional verification is an important phase in the design flow of digital circuits as it is used to verify a design when changes occur. It ensures that the functionality of the original design is not affected by the changes. Logic simulation is a widely used technique for the verification of a design. Formal verification is an alternative technique for logic simulation as it is impossible to verify the overall design completely and detect design bugs by logic simulation since the quality of simulation results deeply depend on given input patterns. To address this, formal verification uses mathematical techniques to compare the original representation to the new representation. Formal verification method breaks the designs into mathematical representations and then formally proves that the two design representations are equivalent. Formal verification is realized on top of the basic Boolean reasoning techniques such as binary decision diagram (BDD), automatic test-pattern generation (ATPG) and Boolean satisfiability (SAT) as logic circuits compute Boolean functions. In this report, a design methodology for formal verification of digital combinational circuit using Boolean satisfiability had been proposed and a new formal verification tool Verification-Satisfiability (VeriSat) had been implemented.
author2 Gwee Bah Hwee
author_facet Gwee Bah Hwee
Phone, Thet Khaing.
format Final Year Project
author Phone, Thet Khaing.
author_sort Phone, Thet Khaing.
title Design and implementation of formal verification methodology using Boolean satisfiability
title_short Design and implementation of formal verification methodology using Boolean satisfiability
title_full Design and implementation of formal verification methodology using Boolean satisfiability
title_fullStr Design and implementation of formal verification methodology using Boolean satisfiability
title_full_unstemmed Design and implementation of formal verification methodology using Boolean satisfiability
title_sort design and implementation of formal verification methodology using boolean satisfiability
publishDate 2011
url http://hdl.handle.net/10356/42896
_version_ 1772825478411845632