Compact modeling of gate-all-around silicon nanowire MOSFETs

This thesis documents the compact model development for the silicon nanowire MOSFET. A surface-potential based scalable model is developed for silicon nanowire MOSFET. An accurate surface potential initial guess is derived for the iterative surface potential solution within a few iteration steps. An...

Full description

Saved in:
Bibliographic Details
Main Author: Lin Shihuan
Other Authors: Ang Lay Kee, Ricky
Format: Theses and Dissertations
Language:English
Published: 2012
Subjects:
Online Access:https://hdl.handle.net/10356/48643
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-48643
record_format dspace
spelling sg-ntu-dr.10356-486432023-07-04T16:19:56Z Compact modeling of gate-all-around silicon nanowire MOSFETs Lin Shihuan Ang Lay Kee, Ricky Zhou Xing School of Electrical and Electronic Engineering Nanoscience and Nanotechnology Cluster DRNTU::Engineering::Electrical and electronic engineering::Nanoelectronics This thesis documents the compact model development for the silicon nanowire MOSFET. A surface-potential based scalable model is developed for silicon nanowire MOSFET. An accurate surface potential initial guess is derived for the iterative surface potential solution within a few iteration steps. An analytical single-piece expression of the surface potential solution is derived in all regions of operation. An intrinsic long channel transistor drain current model is developed as the core model without charge-sheet approximation. To extend the core model into short channel devices, many physical phenomena including mobility degradation, channel length modulation, velocity saturation, and drain induced barrier lowering are incorporated into the core model. Some threshold voltage definitions are discussed and a new threshold voltage expression is proposed for silicon nanowire MOSFETs. The threshold voltage roll-off, subthreshold slope degradation, and drain induced barrier lowing effects are modeled with an approximate solution of the 2D Poisson’s equation. A simple, accurate, and continuous charge and capacitance model is developed based on the single-piece drain current model. The terminal charges are calculated using Ward-Button partition and the capacitances are obtained by the derivative of the terminal charges with respect to terminal voltages. The channel thermal noise model is developed, in which the thermal noise is obtained by integrating the output conductance along the channel. A novel flicker noise model that includes both mobility fluctuation and carrier fluctuation is developed. An analytical single-piece drain current mismatch model is developed to model the random fluctuation in the device parameters. DOCTOR OF PHILOSOPHY (EEE) 2012-05-04T08:04:13Z 2012-05-04T08:04:13Z 2012 2012 Thesis Lin S. (2012). Compact modeling of gate-all-around silicon nanowire mosfets. Doctoral thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/48643 10.32657/10356/48643 en 163 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering::Nanoelectronics
spellingShingle DRNTU::Engineering::Electrical and electronic engineering::Nanoelectronics
Lin Shihuan
Compact modeling of gate-all-around silicon nanowire MOSFETs
description This thesis documents the compact model development for the silicon nanowire MOSFET. A surface-potential based scalable model is developed for silicon nanowire MOSFET. An accurate surface potential initial guess is derived for the iterative surface potential solution within a few iteration steps. An analytical single-piece expression of the surface potential solution is derived in all regions of operation. An intrinsic long channel transistor drain current model is developed as the core model without charge-sheet approximation. To extend the core model into short channel devices, many physical phenomena including mobility degradation, channel length modulation, velocity saturation, and drain induced barrier lowering are incorporated into the core model. Some threshold voltage definitions are discussed and a new threshold voltage expression is proposed for silicon nanowire MOSFETs. The threshold voltage roll-off, subthreshold slope degradation, and drain induced barrier lowing effects are modeled with an approximate solution of the 2D Poisson’s equation. A simple, accurate, and continuous charge and capacitance model is developed based on the single-piece drain current model. The terminal charges are calculated using Ward-Button partition and the capacitances are obtained by the derivative of the terminal charges with respect to terminal voltages. The channel thermal noise model is developed, in which the thermal noise is obtained by integrating the output conductance along the channel. A novel flicker noise model that includes both mobility fluctuation and carrier fluctuation is developed. An analytical single-piece drain current mismatch model is developed to model the random fluctuation in the device parameters.
author2 Ang Lay Kee, Ricky
author_facet Ang Lay Kee, Ricky
Lin Shihuan
format Theses and Dissertations
author Lin Shihuan
author_sort Lin Shihuan
title Compact modeling of gate-all-around silicon nanowire MOSFETs
title_short Compact modeling of gate-all-around silicon nanowire MOSFETs
title_full Compact modeling of gate-all-around silicon nanowire MOSFETs
title_fullStr Compact modeling of gate-all-around silicon nanowire MOSFETs
title_full_unstemmed Compact modeling of gate-all-around silicon nanowire MOSFETs
title_sort compact modeling of gate-all-around silicon nanowire mosfets
publishDate 2012
url https://hdl.handle.net/10356/48643
_version_ 1772825993720889344