Electrical characterization of the novel vertical slit field-effect transistor (VeSFET)
A junctionless Vertical Slit Field-Effect Transistor (VeSFET) fabricated on SOI wafer using conventional CMOS process was proposed by W. Maly, et al.[1]. This new architecture device has two symmetrical independent gates with a three-dimensional channel. This device structure is to overcome the chal...
Saved in:
Main Author: | Tung, Zhi Yan. |
---|---|
Other Authors: | Ang Diing Shenp |
Format: | Final Year Project |
Language: | English |
Published: |
2012
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/50177 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Computer simulation of electric field level for design of high-voltage systems
by: Ang, Daniel Chin Chye
Published: (2011) -
Investigation of wide bandgap device (Silicon Carbide Metal Oxide Semiconductor Field Effect Transistor)
by: Chan, Matthew Nigel Zhen Yu
Published: (2022) -
Design of insulated gate bipolar transistor using novel structure
by: Zhang, Guowei
Published: (2008) -
Novel energy storage sharing business mode for prosumers
by: Tung, Yew Yu
Published: (2022) -
Design of a charging station for electric vehicles in Singapore
by: Tan, Zhi Wei.
Published: (2012)