Ultra-low voltage SRAM design
Static Random Access Memory or SRAM, is the most common embedded memory option for Integrated Circuits. With the scaling of supply voltage to close to sub threshold regions, it must still remain operable such that they can still work in ultra-low power battery operated systems. However, the basic...
Saved in:
Main Author: | |
---|---|
Other Authors: | |
Format: | Final Year Project |
Language: | English |
Published: |
2017
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/70808 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Summary: | Static Random Access Memory or SRAM, is the most common embedded memory option for
Integrated Circuits. With the scaling of supply voltage to close to sub threshold regions, it
must still remain operable such that they can still work in ultra-low power battery operated
systems. However, the basic operations of a SRAM such as read and write are hugely
affected as the supply voltage scales down.
This paper aim to present the basics and fundamentals of SRAM such as its operations and
performance parameters. Two existing conventional SRAM cell topologies are chosen,
namely the 6T SRAM and 8T SRAM cell topology. The performance parameters for these
two topologies are simulated and compared with respect to different supply voltages. A 1kb
SRAM is also designed using the two existing SRAM cell topologies to learn how the SRAM
array operates.
All the drawings and simulations are done using electronic design automation tools such as
Cadence Virtuoso and STM 65nm CMOS process technology library cells are used for all the
simulations. |
---|