Automated DFT verification and pattern generation methodology for mixed signal SoC
Design for Test (DFT) is a complex and critical activity in modern SoC design cycle. A typical SoC has multiple IPs with different test requirements. The verification of these test schemes is usually addressed ad-hoc in a project which leads to missing test cases and delay in project schedules. More...
Saved in:
Main Author: | Bellam Venkata Sai Kiran |
---|---|
Other Authors: | Gwee Bah Hwee |
Format: | Theses and Dissertations |
Language: | English |
Published: |
2018
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/73118 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Module level verification for low Power SoC based on universal verification methodology
by: Zhang, Zijing
Published: (2018) -
Implementation of industry-standard functional coverage in UVM testbench for SoC level verification
by: Zhang, Shaoyan
Published: (2023) -
Comparator verification based on universal verification methodology
by: Qiao, Yunkai
Published: (2024) -
AUTOMATED SYSTEM FOR SoC (SYSTEM-ON-CHIP) DESIGN DEFINITION & GENERATION
by: MARIAM REENY GEORGE
Published: (2019) -
APB bus IWDG verification based on universal verification methodology
by: Ma, Yue
Published: (2024)